Installation instructions and a list of the Release Notes and Known Issues in System Generator for DSP 13.3 are included in this answer record. A successful installation of ISE Design Suite 13.3 changes your design tools version number to 13.3 (verify by running xlVersion at the MATLAB prompt).
Release Notes and New Features in System Generator for DSP 13.3
For a list and description of the new features and Release Notes in 13.3, see the ISE Design Suite 13: Release Notes Guide (UG631).
Please be sure to read the documentation because it answers questions that you might have about changes to the functionality or the look and feelfrom previous versions of System Generator for DSP. The System Generator User Guide is accessible in PDF format at:
http://www.xilinx.com/support/documentation/sw_manuals/xilinx13_3/sysgen_user.pdf.
For System Generator for DSP Release Notes for other versions, see (Xilinx Answer 29595).
Frequently Asked Questions
Installation and Setup
(Xilinx Answer 17966) - Which versions of System Generator for DSP and AccelDSP are compatible with which versions of ISE software and MATLAB?
(Xilinx Answer 32257) - How can I tell if the DSP Tools are installed and configured for use in MATLAB?
(Xilinx Answer 24842) - How can I switch between multiple versions of System Generator for one MATLAB installation?
(Xilinx Answer 37984) - I have a corrupted MDL design file. How do I clear the cache for System Generator?
(Xilinx Answer 44617) - When creating a netlist I get a message "An internal error occurred in the Xilinx Blockset Library." Why?
MATLAB and Simulink Interaction
(Xilinx Answer 31933) - Why do I receive an error message stating "continuous sample times are not allowed" when driving a Simulink Spectrum Scope with Xilinx System Generator blocks?
(Xilinx Answer 21750) - Why do I receive a "xlSimulationRequired" or "Reference to a cleared variable sysgen_return_status" error when I try to generate the design?
(Xilinx Answer 23000) - An indeterminate input data (also known as a NAN) error occurs when design is simulated.
(Xilinx Answer 24616) - Why am I unable to access the quantization parameters in the FDATool in System Generator?
(Xilinx Answer 25255) - Why do I receive a Simulink message stating, "Use of this data type requires a fixed-point license, but license checkout failed"?
(Xilinx Answer 23328) - What is the recommended Simulink simulation solver? Why do I see incorrect behavior when a fixed-step solver is used?
(Xilinx Answer 32810) - Why does my data not appear downsampled when I use "first value of frame" with a latency of 0 with the downsample block?
(Xilinx Answer 32856) - Why do I receive an internal error or see MATLAB crash if I use the Simulink Simulation option "Accelerator"?
Third-party Synthesis Tools
(Xilinx Answer 24273) - I cannot generate an NGC, Bitstream, Timing Analysis, or Hardware in the Loop target when using Synplify as my synthesis tool. Why?
(Xilinx Answer 31112) - Why do I receive the message "Failed to execute command "project set {Synthesis Tool} {Synplify Pro (VHDL/Verilog)}"" when trying to use Synplify Pro for my synthesis tool from System Generator?
(Xilinx Answer 29170) - Why are there simulation mismatches at the beginning of the HDL simulation generated from System Generator for DSP when Synplify is used for synthesis?
General
(Xilinx Answer 24257) - Why do I see an instantiated register called "xlpersistentdff" in a System Generator for DSP design?
(Xilinx Answer 19599) - JTAG Hardware Co-Sim with non-Xilinx parts in the chain causes error.
(Xilinx Answer 29430) - Why do I receive a standard exception error message when I generate my model?
(Xilinx Answer 35474) - How can I simulate my Multiple clock domain System Generator design in VHDL?
(Xilinx Answer 37984) - I have a corrupted MDL design file. How do I clear the cache for System Generator?
(Xilinx Answer 44617) - When creating a netlist I get a message "An internal error occurred in the Xilinx Blockset Library." Why?
Known Issues
(Xilinx Answer 43515) - System Generator for DSP v13.x - Can I configure the ML605 board via the ethernet interface?
(Xilinx Answer 43570) - System Generator for DSP - If I use the user-defined output from a basic block e.g AddSub, Mult, CMult, my performance seems to be reduced Why?
(Xilinx Answer 43728) - 13.2 System Generator - WhenI use xlswitchLibrary command I get an Error using ==> xlSwitchLibrary message. Why?
(Xilinx Answer 44146) - 13.2 System Generator for DSP - I do not get any output from Viterbi v7.0 in Simulink Simulation? Why?
(Xilinx Answer 44259) -Why does Matlab crashes when Hwcosim is run on 64 bit Win 7 machines?
(Xilinx Answer 44875) -Why does CIC Compiler v2.0 block have poor timing performance when truncation is used?
(Xilinx Answer 44874) -Convert block does not handle quantization and overflow in floating point Why?
Answer Number | 问答标题 | 问题版本 | 已解决问题的版本 |
---|---|---|---|
29595 | Xilinx DSP Tools, System Generator for DSP, and AccelDSP Synthesis Tool - Release Notes and Known Issues | N/A | N/A |
Answer Number | 问答标题 | 问题版本 | 已解决问题的版本 |
---|---|---|---|
45088 | System Generator for DSP v13.x - Why is there a ISE Simulator error in SysGen simulation of FIR v6.2 configured as Hilbert Transformer (FDATool) | N/A | N/A |
44259 | 13.3 System Generator for DSP - Why does Matlab crash when Hwcosim is run on 64-bit Windows 7 machines? | N/A | N/A |
AR# 44616 | |
---|---|
日期 | 05/22/2012 |
状态 | Active |
Type | 版本说明 |
Tools |