Version Found: DDR4 v2.0, DDR3 v1.2, RLDRAM3 v1.2
Version Resolved: See (Xilinx Answer 58435)
UltraScale+ DDR4, DDR3, and RLDRAM3 IP interfaces that are placed in HD banks adjacent to HP I/Os can fail timing due to a high congestion level which impacts routability.
A high congestion level is 5 or greater and Vivado will generate the following INFO message:
INFO: [Route 35-448] Estimated routing congestion is level 6 (64x64). Congestion levels of 5 and greater can reduce routability and impact timing closure.
These timing failures have a higher probability to occur under the following conditions:
The following are suggestions we recommend to bypass the timing failures:
Revision History:
05/05/2016 - Initial Release
Answer Number | 问答标题 | 问题版本 | 已解决问题的版本 |
---|---|---|---|
58435 | MIG UltraScale - IP Release Notes and Known Issues for Vivado 2014.1 and newer tool versions | N/A | N/A |
AR# 67164 | |
---|---|
日期 | 12/21/2017 |
状态 | Active |
Type | 已知问题 |
器件 | |
Tools | |
IP |