Version Found: 2.0
Version Resolved and other Known Issues: (Xilinx Answer 65443)
The patch provided with this answer record fixes the following issues with the Virtex-7 Gen3 Integrated Block for PCI Express, UltraScale Integrated Block for PCI Express, and the DMA Subsystem for PCI Express core in Vivado 2016.1.
This article is part of the PCI Express Solution Centre
(Xilinx Answer 34536) | Xilinx Solution Center for PCI Express |
[Note: It is required to install the respective patches when using the Virtex-7 FPGA Gen3 Integrated Block for PCI Express and UltraScale Gen3 Integrated Block for PCI Express cores standalone.]
This is a known issue to be fixed in a future release of the core. To resolve the issue, please install the patches attached to this answer record as described below.
Note: "Version Found" refers to the version where the problem was first discovered.
The problem might also exist in earlier versions, but no specific testing has been performed to verify earlier versions.
Revision History
06/06/2016 - Initial release
06/03/2018 - Removed information on fix regarding left shift of the values of MSIX_CAP_TABLE_OFFSET and MSIX_CAP_PBA_OFFSET parameters. See (Xilinx Answer 71169).
文件名 | 文件大小 | File Type |
---|---|---|
AR67111_Vivado_2016_1_preliminary_7SeriesGen3.zip | 919 KB | ZIP |
AR67111_Vivado_2016_1_preliminary_Ultrascale.zip | 821 KB | ZIP |
AR67111_Vivado_2016_1_preliminary_XDMA.zip | 1 MB | ZIP |
AR# 67111 | |
---|---|
日期 | 06/06/2018 |
状态 | Active |
Type | 已知问题 |
IP |