What is the appropriate MIG flow for analyzing simultaneously switching outputs/noise?
Note:This Answer Record is part of the Xilinx MIG Solution Center (Xilinx Answer 34243). The Xilinx MIG Solution Center is available to address all questions related to MIG. Whether you are starting a new design with MIG or troubleshooting a problem, use the MIG Solution Center to guide you to the right information.
Hardware characterization of MCB-based memory interfaces indicates that there are no Simultaneous Switching Output (SSO) related restrictions when using the predefined IOB locations up to their maximum extent (that is, the maximum number of data and address pins in the interface). For more information, please seethe "Simultaneous Switching Output Considerations" sections in the Spartan-6 FPGA Memory Controller User Guide(UG388).
See also:
(Xilinx Answer 36141)12.2 Spartan-6 PlanAhead - Can I ignore the noise failures on MIG designs?
Answer Number | 问答标题 | 问题版本 | 已解决问题的版本 |
---|---|---|---|
40775 | MIG Spartan-6 MCB - Board Layout | N/A | N/A |
36141 | Vivado - Can I ignore the noise failures reported by the SSN tool on MIG designs? | N/A | N/A |
AR# 40868 | |
---|---|
日期 | 12/15/2012 |
状态 | Active |
Type | 综合文章 |
器件 | |
IP |