AR# 38314

|

V4/V5/V6 FPGA Embedded Tri-Mode Ethernet MAC Design Assistant - Simulation Debug

描述

This answer record identifies starting points when debugging simulation related issues to the Virtex-4/Virtex-5/Virtex-6 FPGA Embedded Tri-Mode Ethernet MAC.

Note: This Answer Record is a part of the Ethernet IP Solution Center (Xilinx Answer 38279).The Xilinx Solution Center for Ethernet IP is available to address all questions related to Ethernet IP. Whether you are starting a new design with Ethernet IP cores or troubleshooting a problem, use the Solution Center for Ethernet IP to guide you to the right information.

解决方案

The Example Design provided when the Embedded Tri-Mode Ethernet MAC Wrapper is generated by Core Generator contains an example simulation testbench and scripts to get started. See Simulating the TEMAC Wrapper Example Design in the Embedded TEMAC Wrapper Getting Started Guide for more details.

The Debugging Designs Chapter at the end of the Virtex-6 and Virtex-5 FPGA Embedded TEMAC Wrapper Getting Started Guide has a Simulation Debug section with further tips on debugging Simulation setup and licensing, library compilation, and link bring up.

The Getting Started Guides are available at the below links:
http://www.xilinx.com/support/documentation/ip_documentation/v6_emac_gsg545.pdf
http://www.xilinx.com/support/documentation/ip_documentation/v5_emac_gsg340.pdf
http://www.xilinx.com/support/documentation/ip_documentation/v4_emac_gsg240.pdf

链接问答记录

主要问答记录

Answer Number 问答标题 问题版本 已解决问题的版本
38279 Ethernet IP 解决方案中心 N/A N/A

相关答复记录

Answer Number 问答标题 问题版本 已解决问题的版本
38281 Ethernet IP Solution Center - Virtex-4/-5/-6 FPGA Embedded Tri-Mode Ethernet MAC Design Assistant N/A N/A
AR# 38314
日期 12/15/2012
状态 Active
Type 综合文章
器件 More Less
IP More Less
People Also Viewed