# LogiCORE IP Image Edge Enhancement v7.0 # Product Guide for Vivado Design Suite PG003 March 20, 2013 # **Table of Contents** ### **IP Facts** | Chapter 1: Overview | | |------------------------------------------------|----| | Overview | 5 | | Feature Summary | 6 | | Applications | 6 | | Licensing and Ordering Information | 6 | | Chapter 2: Product Specification | | | Standards | 7 | | Performance | 7 | | Resource Utilization | 8 | | Core Interfaces and Register Space | 9 | | Chapter 3: Designing with the Core | | | General Design Guidelines 2 | 24 | | Clock, Enable, and Reset Considerations | 25 | | | 27 | | System Considerations | 27 | | Chapter 4: C Model Reference | | | Features 2 | 29 | | Overview 2 | 29 | | Unpacking and Model Contents | 30 | | Installation | | | Software Requirements 3 | 31 | | Using the C Model | 31 | | C Model Example Code | 36 | | Chapter 5: Customizing and Generating the Core | | | Graphical User Interface | 38 | | Chapter 6: Constraining the Core | | |------------------------------------------------------------|------| | Required Constraints | . 41 | | Device, Package, and Speed Grade Selections | . 41 | | Clock Frequencies | . 41 | | Clock Management | . 41 | | Clock Placement | . 42 | | Banking | . 42 | | Transceiver Placement | . 42 | | I/O Standard and Placement | | | | . 42 | | Chapter 7: Detailed Example Design | | | Demonstration Test Bench | . 43 | | Appendix A: Verification, Compliance, and Interoperability | | | Simulation | . 49 | | Hardware Testing | . 49 | | Interoperability | | | Appendix B: Migrating | | | Appendix C: Debugging | | | Finding Help on Xilinx.com | . 52 | | Debug Tools | . 54 | | Hardware Debug | . 56 | | Interface Debug | . 58 | | | . 60 | | Appendix D: Application Software Development | | | Programmer Guide | . 61 | | Appendix E: Additional Resources | | | Xilinx Resources | . 64 | | References | . 64 | | Revision History | . 65 | | Notice of Disclaimer | . 65 | ### Introduction The Xilinx Image Edge Enhancement LogiCORE™ IP provides users with an easy-to-use IP block to enhance the edges of objects within each frame of video. The core provides a set of standard Sobel and Laplacian filters with programmable gain that adjust the strength of the edge enhancement effect. ### **Features** - Programmable gain for edge directions - YCbCr 4:4:4 input and output - AXI4-Stream data interfaces - Optional AXI4-Lite control interface - Supports 8, 10, and 12-bits per color component input and output - Built-in, optional bypass and test-pattern generator mode - Built-in, optional throughput monitors - Supports spatial resolutions from 32x32 up to 7680x7680 - Supports 1080P60 in all supported device families (1) - Supports 4kx2k @ 24 Hz in supported high performance devices - 1. Performance on low power devices may be lower. | LogiCORE IP Facts Table | | | | | | | |-------------------------------------------------|----------------------------------------------------------------------|--|--|--|--|--| | Core Specifics | | | | | | | | Supported<br>Device Family <sup>(1)</sup> | Zynq ™-7000, Artix ™-7, Virtex ®-7,<br>Kintex ™-7 | | | | | | | Supported User<br>Interfaces | AXI4-Lite, AXI4-Stream <sup>(2)</sup> | | | | | | | Resources | See Table 2-1 through Table 2-3. | | | | | | | | Provided with Core | | | | | | | Documentation | Product Guide | | | | | | | Design Files | Encrypted RTL | | | | | | | Example Design | Not Provided | | | | | | | Test Bench | Verilog <sup>(3)</sup> | | | | | | | Constraints File | Not Provided | | | | | | | Simulation<br>Models | Encrypted RTL, VHDL or Verilog Structural,<br>C model <sup>(3)</sup> | | | | | | | Supported<br>Software<br>Drivers <sup>(4)</sup> | Standalone | | | | | | | | Tested Design Flows | | | | | | | Design Entry<br>Tools | Vivado™ Design Suite | | | | | | | Simulation (5) | Mentor Graphics Questa SIM, Vivado<br>Simulator | | | | | | | Synthesis Tools | Vivado Synthesis | | | | | | | Support | | | | | | | | Provided by Xilinx, Inc. | | | | | | | - For a complete listing of supported devices, see the Vivado IP Catalog. - 2. Video protocol as defined in the Video IP: AXI Feature Adoption section of the (UG761) AXI Reference Guide [Ref 1]. - 3. C model available on the product page on Xilinx.com at <a href="http://www.xilinx.com/products/intellectual-property/EF-DI-IMG-ENHANCE.htm">http://www.xilinx.com/products/intellectual-property/EF-DI-IMG-ENHANCE.htm</a>. - Standalone driver details can be found in the SDK directory (<install\_directory>/doc/usenglish/xilinx\_drivers.htm). Linux OS and driver support information is available from wiki.xilinx.com. - 5. For the supported versions of the tools, see the Xilinx Design Tools: Release Notes Guide. # Overview # **Overview** The edge enhancement core combines the outputs of Sobel and Laplacian operators with the original image to emphasize edge content, as shown in Figure 1-1. Figure 1-1: Image Edge Enhancement # **Feature Summary** The Image Edge Enhancement core uses Sobel and Laplacian filters to enhance edges of objects. There is a programmable gain for each filter to adjust the strength of the edge enhancement effect. This core works on YCbCr 4:4:4 data. The core is capable of a maximum resolution of 7680 columns by 7680 rows with 8, 10, or 12 bits per pixel and supports the bandwidth necessary for High-definition (1080p60) resolutions in all Xilinx FPGA device families. Higher resolutions can be supported in Xilinx high-performance device families. You can configure and instantiate the core from Vivado design tools. Core functionality may be controlled dynamically with an optional AXI4-Lite interface. # **Applications** - Pre-processing block for image sensors - Video surveillance - Industrial imaging - Video conferencing - Machine vision - Other imaging applications ## **Licensing and Ordering Information** This Xilinx LogiCORE IP module is provided under the terms of the Xilinx Core License Agreement. The module is shipped as part of the Vivado Design Suite. For full access to all core functionalities in simulation and in hardware, you must purchase a license for the core. Contact your local Xilinx sales representative for information about pricing and availability. For more information, visit the Image Edge Enhancement product web page. Information about other Xilinx LogiCORE IP modules is available at the Xilinx Intellectual Property page. For information on pricing and availability of other Xilinx LogiCORE IP modules and tools, contact your local Xilinx sales representative. # **Product Specification** ### **Standards** The Image Edge Enhancement core is compliant with the AXI4-Stream Video Protocol and AXI4-Lite interconnect standards. Refer to the *Video IP: AXI Feature Adoption* section of the (UG761) *AXI Reference Guide* [Ref 1] for additional information. ### **Performance** The following sections detail the performance characteristics of the Image Edge Enhancement core. ### **Maximum Frequencies** This section contains typical clock frequencies for the target devices. The maximum achievable clock frequency can vary. The maximum achievable clock frequency and all resource counts can be affected by other tool options, additional logic in the device, using a different version of Xilinx tools and other factors. See Table 2-1 through Table 2-3 for device-specific information. ### Latency The propagation delay of the Image Edge Enhancement core is one full scan line and 19 video clock cycles. ### **Throughput** The Image Edge Enhancement core produces one output pixel per input sample. The core supports bidirectional data throttling between its AXI4-Stream Slave and Master interfaces. If the slave side data source is not providing valid data samples (s\_axis\_video\_tvalid is not asserted), the core cannot produce valid output samples after its internal buffers are depleted. Similarly, if the master side interface is not ready to accept valid data samples (m\_axis\_video\_tready is not asserted) the core cannot accept valid input samples once its buffers become full. If the master interface is able to provide valid samples (s\_axis\_video\_tvalid is high) and the slave interface is ready to accept valid samples (m\_axis\_video\_tready is high), typically the core can process one sample and produce one pixel per ACLK cycle. However, at the end of each scan line the core flushes internal pipelines for 19 clock cycles, during which the <code>s\_axis\_video\_tready</code> is de-asserted signaling that the core is not ready to process samples. Also at the end of each frame the core flushes internal line buffers for 1 scan line, during which the <code>s\_axis\_video\_tready</code> is de-asserted signaling that the core is not ready to process samples. When the core is processing timed streaming video (which is typical for most video systems), the flushing periods coincide with the blanking periods therefore do not reduce the throughput of the system. When the core is processing data from a video source which can always provide valid data, e.g. a frame buffer, the throughput of the core can be defined as follows: $$R_{MAX} = f_{ACLK} \times \frac{ROWS}{ROWS + 1} \times \frac{COLS}{COLS + 19}$$ Equation 2-1 In numeric terms, 1080P/60 represents an average data rate of 124.4 MPixels/second (1080 rows x 1920 columns x 60 frames / second), and a burst data rate of 148.5 MPixels/sec. To ensure that the core can process 124.4 MPixels/second, it needs to operate minimally at: $$f_{ACLK} = R_{MAX} \times \frac{ROWS + 1}{ROWS} \times \frac{COLS + 19}{COLS} = 124.4 \times \frac{1081}{1080} \times \frac{1939}{1920} = 125.4$$ Equation 2-2 ### **Resource Utilization** For an accurate measure of the usage of primitives, slices, and CLBs for a particular instance, check the **Display Core Viewer after Generation**. The information presented in Table 2-1 through Table 2-3 is a guide to the resource utilization and maximum clock frequency of the Image Edge Enhancement core for all input/output width combinations for Virtex-7, Kintex-7, Artix-7, and Zynq-7000 FPGA families using the Vivado Design Suite. This core does not use any dedicated I/O or CLK resources. The design was tested with the AXI4-Lite interface, INTC\_IF and the Debug Features disabled. By default, the maximum number of pixels per scan line was set to 1920, active pixels per scan line was set to 1920. Table 2-1: Kintex-7 FPGA and Zynq-7000 Devices with Kintex Based Programmable Logic Performance | Data Width | LUT-FF Pairs | LUTs | FFs | RAM 36 / 18 | DSP48S | Fmax (MHz) | | |--------------------------------------------------------------------|--------------|------|------|-------------|--------|------------|--| | 8 | 1087 | 806 | 1063 | 2/1 | 1 | 274 | | | 10 | 1196 | 922 | 1249 | 5/0 | 1 | 266 | | | 12 | 1439 | 1081 | 1435 | 12/0 | 1 | 274 | | | Device, Part, Speed: XC7K70T,FBG484,-1 (ADVANCED 1.08a 2012-11-02) | | | | | | | | Table 2-2: Artix-7 FPGA and Zynq-7000 Device with Artix Based Programmable Logic Performance | Data Width | LUT-FF Pairs | LUTs | FFs | RAM 36 / 18 | DSP48S | Fmax (MHz) | | | |--------------------|---------------------------------------------------------------------|------|------|-------------|--------|------------|--|--| | 8 | 1089 | 804 | 1063 | 2/1 | 1 | 212 | | | | 10 | 1259 | 920 | 1249 | 5/0 | 1 | 219 | | | | 12 | 1448 | 1082 | 1435 | 12/0 | 1 | 196 | | | | Device, Part, Spee | Device, Part, Speed: XC7A100T,FGG484,-1 (ADVANCED 1.06c 2012-11-02) | | | | | | | | Table 2-3: Virtex-7 FPGA Performance | Data Width | LUT-FF Pairs | LUTs | FFs | RAM 36 / 18 | DSP48S | Fmax (MHz) | | | |--------------------|------------------------------------------------------------------------|------|------|-------------|--------|------------|--|--| | 8 | 1111 | 806 | 1063 | 2/1 | 1 | 266 | | | | 10 | 1280 | 921 | 1249 | 5/0 | 1 | 274 | | | | 12 | 1377 | 1080 | 1435 | 12/0 | 1 | 281 | | | | Device, Part, Spee | Device, Part, Speed: XC7V585T,FFG1157,-1 (PRODUCTION 1.08b 2012-11-02) | | | | | | | | # **Core Interfaces and Register Space** ### **Port Descriptions** The Image Edge Enhancement core uses industry standard control and data interfaces to connect to other system components. The following sections describe the various interfaces available with the core. Figure 2-1 illustrates an I/O diagram of the Image Edge Enhancement core. Some signals are optional and not present for all configurations of the core. The AXI4-Lite interface and the IRQ pin are present only when the core is configured via the GUI with an AXI4-Lite control interface. The INTC\_IF interface is present only when the core is configured via the GUI with the INTC interface enabled. Figure 2-1: Image Edge Enhancement Core Top-Level Signaling Interface ### **Common Interface Signals** Table 2-4 summarizes the signals which are either shared by, or not part of the dedicated AXI4-Stream data or AXI4-Lite control interfaces. Table 2-4: Common Interface Signals | Signal Name | Direction | Width | Description | | |-------------|-----------|-------|---------------------------------------------------------------------------------------------------|--| | ACLK | In | 1 | Video Core Clock | | | ACLKEN | In | 1 | Video Core Active High Clock Enable | | | ARESETn | In | 1 | Video Core Active Low Synchronous Reset | | | INTC_IF | Out | 9 | Optional External Interrupt Controller Interface. Available only when INTC_IF is selected on GUI. | | | IRQ | Out | 1 | Optional Interrupt Request Pin. Available only when AXI4-Liter interface is selected on GUI. | | The ACLK, ACLKEN and ARESETn signals are shared between the core and the AXI4-Stream data interfaces. The AXI4-Lite control interface has its own set of clock, clock enable and reset pins: S\_AXI\_ACLK, S\_AXI\_ACLKEN and S\_AXI\_ARESETn. Refer to The Interrupt Subsystem for a detailed description of the INTC\_IF and IRQ pins. ### **ACLK** The AXI4-Stream interface must be synchronous to the core clock signal ACLK. All AXI4-Stream interface input signals are sampled on the rising edge of ACLK. All AXI4-Stream output signal changes occur after the rising edge of ACLK. The AXI4-Lite interface is unaffected by the ACLK signal. ### **ACLKEN** The ACLKEN pin is an active-high, synchronous clock-enable input pertaining to AXI4-Stream interfaces. Setting ACLKEN low (de-asserted) halts the operation of the core despite rising edges on the ACLK pin. Internal states are maintained, and output signal levels are held until ACLKEN is asserted again. When ACLKEN is de-asserted, core inputs are not sampled, except ARESETN, which supersedes ACLKEN. The AXI4-Lite interface is unaffected by the ACLKEN signal. ### **ARESETn** The ARESETn pin is an active-low, synchronous reset input pertaining to only AXI4-Stream interfaces. ARESETn supersedes ACLKEN, and when set to 0, the core resets at the next rising edge of ACLK even if ACLKEN is de-asserted. The ARESETn signal must be synchronous to the ACLK and must be held low for a minimum of 32 clock cycles of the slowest clock. The AXI4-Lite interface is unaffected by the ARESETn signal. ### **Data Interface** The Image Edge Enhancement core receives and transmits data using AXI4-Stream interfaces that implement a video protocol as defined in the *Video IP*: *AXI Feature Adoption* section of the *AXI Reference Guide* (UG761) [Ref 1]. ### **AXI4-Stream Signal Names and Descriptions** Table 2-5 describes the AXI4-Stream signal names and descriptions. Table 2-5: AXI4-Stream Data Interface Signal Descriptions | Signal Name | Direction | Width | Description | |---------------------|-----------|------------|--------------------------| | s_axis_video_tdata | In | 24, 32, 40 | Input Video Data | | s_axis_video_tvalid | In | 1 | Input Video Valid Signal | | s_axis_video_tready | Out | 1 | Input Ready | | Signal Name | Direction | Width | Description | |---------------------|-----------|------------|-----------------------------| | s_axis_video_tuser | In | 1 | Input Video Start Of Frame | | s_axis_video_tlast | In | 1 | Input Video End Of Line | | m_axis_video_tdata | Out | 24, 32, 40 | Output Video Data | | m_axis_video_tvalid | Out | 1 | Output Valid | | m_axis_video_tready | In | 1 | Output Ready | | m_axis_video_tuser | Out | 1 | Output Video Start Of Frame | | m_axis_video_tlast | Out | 1 | Output Video End Of Line | Table 2-5: AXI4-Stream Data Interface Signal Descriptions (Cont'd) ### Video Data The AXI4-Stream interface specification restricts TDATA widths to integer multiples of 8 bits. Therefore, 10 and 12 bit data must be padded with zeros on the MSB to form 32 or 40 bit wide vectors before connecting to s\_axis\_video\_tdata. Padding does not affect the size of the core. Similarly, YCbCr data on the Image Edge Enhancement output m\_axis\_video\_tdata is packed and padded to multiples of 8 bits as necessary, as seen in Figure 2-2. Zero padding the most significant bits is only necessary for 10 and 12 bit wide data. Figure 2-2: YCbCr 4:4:4 Data Encoding on s\_axis\_video\_data and m\_axis\_video\_data ### **READY/VALID Handshake** A valid transfer occurs whenever READY, VALID, ACLKEN, and ARESETn are high at the rising edge of ACLK, as seen in Figure 2-3. During valid transfers, DATA only carries active video data. Blank periods and ancillary data packets are not transferred via the AXI4-Stream video protocol. ### Guidelines on Driving s\_axis\_video\_tvalid Once s\_axis\_video\_tvalid is asserted, no interface signals (except the Image Edge Enhancement core driving s\_axis\_video\_tready) may change value until the transaction completes (s\_axis\_video\_tready and s\_axis\_video\_tvalid ACLKEN are high on the rising edge of ACLK). Once asserted, s\_axis\_video\_tvalid may only be de-asserted after a transaction has completed. Transactions may not be retracted or aborted. In any cycle following a transaction, s\_axis\_video\_tvalid can either be de-asserted or remain asserted to initiate a new transfer. Figure 2-3: Example of READY/VALID Handshake, Start of a New Frame ### Guidelines on Driving m\_axis\_video\_tready The m\_axis\_video\_tready signal may be asserted before, during or after the cycle in which the Image Edge Enhancement core asserted m\_axis\_video\_tvalid. The assertion of m\_axis\_video\_tready may be dependent on the value of m\_axis\_video\_tvalid. A slave that can immediately accept data qualified by m\_axis\_video\_tvalid, should pre-assert its m\_axis\_video\_tready signal until data is received. Alternatively, m\_axis\_video\_tready can be registered and driven the cycle following VALID assertion. **RECOMMENDED:** The AXI4-Stream slave should drive READY independently, or pre-assert READY to minimize latency. ### Start of Frame Signals - m\_axis\_video\_tuser, s\_axis\_video\_tuser The Start-Of-Frame (SOF) signal, physically transmitted over the AXI4-Stream TUSERO signal, marks the first pixel of a video frame. The SOF pulse is 1 valid transaction wide, and must coincide with the first pixel of the frame, as seen in Figure 2-3. SOF serves as a frame synchronization signal, which allows downstream cores to re-initialize, and detect the first pixel of a frame. The SOF signal may be asserted an arbitrary number of ACLK cycles before the first pixel value is presented on DATA, as long as a VALID is not asserted. ### End of Line Signals - m\_axis\_video\_tlast, s\_axis\_video\_tlast The End-Of-Line signal, physically transmitted over the AXI4-Stream TLAST signal, marks the last pixel of a line. The EOL pulse is 1 valid transaction wide, and must coincide with the last pixel of a scan-line, as seen in Figure 2-4. Figure 2-4: Use of EOL and SOF Signals ### **Control Interface** When configuring the core, the user has the option to add an AXI4-Lite register interface to dynamically control the behavior of the core. The AXI4-Lite slave interface facilitates integrating the core into a processor system, or along with other video or AXI4-Lite compliant IP, connected via AXI4-Lite interface to an AXI4-Lite master. In a static configuration with a fixed set of parameters (constant configuration), the core can be instantiated without the AXI4-Lite control interface, which reduces the core Slice footprint. ### **Constant Configuration** The constant configuration caters to users who will interface the core to a particular image sensor with a known, stationary resolution and use constant enhancement filter gains. In constant configuration the image resolution (number of active pixels per scan line and the number of active scan lines per frame) and the enhancement filter gains are hard coded into the core via the Image Edge Enhancement core GUI. Since there is no AXI4-Lite interface, the core is not programmable, but can be reset, enabled, or disabled using the ARESETn and ACLKEN ports. ### **AXI4-Lite Interface** The AXI4-Lite interface allows a user to dynamically control parameters within the core. Core configuration can be accomplished using an AXI4-Stream master state machine, or an embedded ARM or soft system processor such as MicroBlaze. The Image Edge Enhancement core can be controlled via the AXI4-Lite interface using read and write transactions to the Image Edge Enhancement register space. Table 2-6: AXI4-Lite Interface Signals | Signal Name | Direction | Width | Description | | |---------------|-----------|-------|----------------------------------------|--| | s_axi_aclk | In | 1 | AXI4-Lite clock | | | s_axi_aclken | In | 1 | AXI4-Lite clock enable | | | s_axi_aresetn | In | 1 | AXI4-Lite synchronous Active Low reset | | Table 2-6: AXI4-Lite Interface Signals (Cont'd) | Signal Name | Direction | Width | Description | |---------------|-----------|-------|-------------------------------------------------------------------------------------------------------| | s_axi_awvalid | In | 1 | AXI4-Lite Write Address Channel Write Address Valid. | | s_axi_awread | Out | 1 | AXI4-Lite Write Address Channel Write Address Ready. Indicates DMA ready to accept the write address. | | s_axi_awaddr | In | 32 | AXI4-Lite Write Address Bus | | s_axi_wvalid | In | 1 | AXI4-Lite Write Data Channel Write Data Valid. | | s_axi_wready | Out | 1 | AXI4-Lite Write Data Channel Write Data Ready. Indicates DMA is ready to accept the write data. | | s_axi_wdata | In | 32 | AXI4-Lite Write Data Bus | | s_axi_bresp | Out | 2 | AXI4-Lite Write Response Channel. Indicates results of the write transfer. | | s_axi_bvalid | Out | 1 | AXI4-Lite Write Response Channel Response Valid. Indicates response is valid. | | s_axi_bready | In | 1 | AXI4-Lite Write Response Channel Ready. Indicates target is ready to receive response. | | s_axi_arvalid | In | 1 | AXI4-Lite Read Address Channel Read Address Valid | | s_axi_arready | Out | 1 | Ready. Indicates DMA is ready to accept the read address. | | s_axi_araddr | In | 32 | AXI4-Lite Read Address Bus | | s_axi_rvalid | Out | 1 | AXI4-Lite Read Data Channel Read Data Valid | | s_axi_rready | In | 1 | AXI4-Lite Read Data Channel Read Data Ready.<br>Indicates target is ready to accept the read data. | | s_axi_rdata | Out | 32 | AXI4-Lite Read Data Bus | | s_axi_rresp | Out | 2 | AXI4-Lite Read Response Channel Response. Indicates results of the read transfer. | ### S\_AXI\_ACLK The AXI4-Lite interface must be synchronous to the S\_AXI\_ACLK clock signal. The AXI4-Lite interface input signals are sampled on the rising edge of ACLK. The AXI4-Lite output signal changes occur after the rising edge of ACLK. The AXI4-Stream interfaces signals are not affected by the S\_AXI\_ACLK. ### S\_AXI\_ACLKEN The S\_AXI\_ACLKEN pin is an active-high, synchronous clock-enable input for the AXI4-Lite interface. Setting S\_AXI\_ACLKEN low (de-asserted) halts the operation of the AXI4-Lite interface despite rising edges on the S\_AXI\_ACLK pin. AXI4-Lite interface states are maintained, and AXI4-Lite interface output signal levels are held until S\_AXI\_ACLKEN is asserted again. When S\_AXI\_ACLKEN is de-asserted, AXI4-Lite interface inputs are not sampled, except S\_AXI\_ARESETn, which supersedes S\_AXI\_ACLKEN. The AXI4-Stream interfaces signals are not affected by the S\_AXI\_ACLKEN. ### **S\_AXI\_ARESETn** The S\_AXI\_ARESETn pin is an active-low, synchronous reset input for the AXI4-Lite interface. S\_AXI\_ARESETn supersedes S\_AXI\_ACLKEN, and when set to 0, the core resets at the next rising edge of S\_AXI\_ACLK even if S\_AXI\_ACLKEN is de-asserted. The S\_AXI\_ARESETn signal must be synchronous to the S\_AXI\_ACLK and must be held low for a minimum of 32 clock cycles of the slowest clock. The S\_AXI\_ARESETn input is resynchronized to the ACLK clock domain. The AXI4-Stream interfaces and core signals are also reset by S\_AXI\_ARESETn. ### **Register Space** The standardized Xilinx Video IP register space is partitioned into control-, timing-, and core specific registers. The Image Edge Enhancement core uses only one timing related register, ACTIVE\_SIZE (0x0020), which allows specifying the input frame dimensions. Also, the core has four core-specific register, GAIN\_H (0x0100), GAIN\_V (0x0104), GAIN\_D (0x0108), and GAIN\_LAP (0x010C) which allows specifying the gain of the enhancement filters. Table 2-7: Register Names and Descriptions | Address<br>(hex)<br>BASEADDR<br>+ | Register Name | Access<br>Type | Double<br>Buffered | Default Value | Register Description | |-----------------------------------|---------------|----------------|--------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x0000 | CONTROL | R/W | No | Power-on-Reset<br>: 0x0 | Bit 0: SW_ENABLE Bit 1: REG_UPDATE Bit 4: BYPASS <sup>(1)</sup> Bit 5: TEST_PATTERN <sup>(1)</sup> Bit 30: FRAME_SYNC_RESET (1: reset) Bit 31: SW_RESET (1: reset) | | 0x0004 | STATUS | R/W | No | 0 | Bit 0: PROC_STARTED Bit 1: EOF Bit 16: SLAVE_ERROR | | 0x0008 | ERROR | R/W | No | 0 | Bit 0: SLAVE_EOL_EARLY Bit 1: SLAVE_EOL_LATE Bit 2: SLAVE_SOF_EARLY Bit 3: SLAVE_SOF_LATE | | 0x000C | IRQ_ENABLE | R/W | No | 0 | 16-0: Interrupt enable bits corresponding to STATUS bits | | 0x0010 | VERSION | R | N/A | 0x0600A000 | 7-0: REVISION_NUMBER 11-8: PATCH_ID 15-12: VERSION_REVISION 23-16: VERSION_MINOR 31-24: VERSION_MAJOR | | 0x0014 | SYSDEBUG0 | R | N/A | 0 | 0-31: Frame Throughput monitor <sup>(1)</sup> | | Address<br>(hex)<br>BASEADDR<br>+ | Register Name | Access<br>Type | Double<br>Buffered | Default Value | Register Description | | |-----------------------------------|---------------|----------------|--------------------|----------------------|---------------------------------------------------------------------------------------------|--| | 0x0018 | SYSDEBUG1 | R | N/A | 0 | 0-31: Line Throughput monitor <sup>(1)</sup> | | | 0x001C | SYSDEBUG2 | R | N/A | 0 | 0-31: Pixel Throughput monitor <sup>(1)</sup> | | | 0x0020 | ACTIVE_SIZE | R/W | Yes | Specified via<br>GUI | 12-0: Number of Active Pixels per<br>Scanline<br>28-16: Number of Active Lines per<br>Frame | | | 0x0100 | GAIN_H | R/W | Yes | Specified via<br>GUI | Allowed values are 0 to 2 in incremen of 1/16 represented by six unsigned | | | 0x0104 | GAIN_V | R/W | Yes | Specified via<br>GUI | bits with two integer bits and four fractional bits | | | 0x0108 | GAIN_D | R/W | Yes | Specified via<br>GUI | | | | 0x010C | GAIN_LAP | R/W | Yes | Specified via | 1 | | Table 2-7: Register Names and Descriptions (Cont'd) GUI ### CONTROL (0x0000) Register Bit 0 of the CONTROL register, SW\_ENABLE, facilitates enabling and disabling the core from software. Writing '0' to this bit effectively disables the core halting further operations, which blocks the propagation of all video signals. After Power up, or Global Reset, the SW\_ENABLE defaults to 0 for the AXI4-Lite interface. Similar to the ACLKEN pin, the SW\_ENABLE flag is not synchronized with the AXI4-Stream interfaces: Enabling or Disabling the core takes effect immediately, irrespective of the core processing status. Disabling the core for extended periods may lead to image tearing. Bit 1 of the CONTROL register, REG\_UPDATE is a write done semaphore for the host processor, which facilitates committing all user and timing register updates simultaneously. The Image Edge Enhancement core ACTIVE\_SIZE and GAIN registers are double buffered. One set of registers (the processor registers) is directly accessed by the processor interface, while the other set (the active set) is actively used by the core. New values written to the processor registers will get copied over to the active set at the end of the AXI4-Stream frame, if and only if REG\_UPDATE is set. Setting REG\_UPDATE to 0 before updating multiple register values, then setting REG\_UPDATE to 1 when updates are completed ensures all registers are updated simultaneously at the frame boundary without causing image tearing. Bit 4 of the CONTROL register, BYPASS, switches the core to bypass mode if debug features are enabled. In bypass mode the Image Edge Enhancement core processing function is bypassed, and the core repeats AXI4-Stream input samples on its output. Refer to Debug Tools in Appendix C for more information. If debug features were not included at <sup>1.</sup> Only available when the debugging features option is enabled in the GUI at the time the core is instantiated. instantiation, this flag has no effect on the operation of the core. Switching bypass mode on or off is not synchronized to frame processing, therefore can lead to image tearing. Bit 5 of the CONTROL register, TEST\_PATTERN, switches the core to test-pattern generator mode if debug features are enabled. Refer to Debug Tools in Appendix C for more information. If debug features were not included at instantiation, this flag has no effect on the operation of the core. Switching test-pattern generator mode on or off is not synchronized to frame processing, therefore can lead to image tearing. Bits 30 and 31 of the CONTROL register, FRAME\_SYNC\_RESET and SW\_RESET facilitate software reset. Setting SW\_RESET reinitializes the core to GUI default values, all internal registers and outputs are cleared and held at initial values until SW\_RESET is set to 0. The SW\_RESET flag is not synchronized with the AXI4-Stream interfaces. Resetting the core while frame processing is in progress will cause image tearing. For applications where the soft-ware reset functionality is desirable, but image tearing has to be avoided a frame synchronized software reset (FRAME\_SYNC\_RESET) is available. Setting FRAME\_SYNC\_RESET to 1 will reset the core at the end of the frame being processed, or immediately if the core is between frames when the FRAME\_SYNC\_RESET was asserted. After reset, the FRAME\_SYNC\_RESET bit is automatically cleared, so the core can get ready to process the next frame of video as soon as possible. The default value of both RESET bits is 0. Core instances with no AXI4-Lite control interface can only be reset via the ARESETn pin. ### STATUS (0x0004) Register All bits of the STATUS register can be used to request an interrupt from the host processor. **IMPORTANT:** Bits of the STATUS register remain set until cleared. Bits of the STATUS register remain set after an event associated with the particular STATUS register bit; even if the event condition is not present at the time the interrupt is serviced. This is to facilitate identification of the interrupt source. Bits of the STATUS register can be cleared individually by writing '1' to the bit position. Bit 0 of the STATUS register, PROC\_STARTED, indicates that processing of a frame has commenced via the AXI4-Stream interface. Bit 1 of the STATUS register, End-of-frame (EOF), indicates that the processing of a frame has completed. Bit 16 of the STATUS register, SLAVE\_ERROR, indicates that one of the conditions monitored by the ERROR register has occurred. ### ERROR (0x0008) Register Bit 16 of the STATUS register, SLAVE\_ERROR, indicates that one of the conditions monitored by the ERROR register has occurred. This bit can be used to request an interrupt from the host processor. To facilitate identification of the interrupt source, bits of the STATUS and ERROR registers remain set after an event associated with the particular ERROR register bit, even if the event condition is not present at the time the interrupt is serviced. Bits of the ERROR register can be cleared individually by writing '1' to the bit position to be cleared. Bit 0 of the ERROR register, EOL\_EARLY, indicates an error during processing a video frame via the AXI4-Stream slave port. The number of pixels received between the latest and the preceding End-Of-Line (EOL) signal was less than the value programmed into the ACTIVE\_SIZE register. Bit 1 of the ERROR register, EOL\_LATE, indicates an error during processing a video frame via the AXI4-Stream slave port. The number of pixels received between the last EOL signal surpassed the value programmed into the ACTIVE\_SIZE register. Bit 2 of the ERROR register, SOF\_EARLY, indicates an error during processing a video frame via the AXI4-Stream slave port. The number of pixels received between the latest and the preceding Start-Of-Frame (SOF) signal was less than the value programmed into the ACTIVE\_SIZE register. Bit 3 of the ERROR register, SOF\_LATE, indicates an error during processing a video frame via the AXI4-Stream slave port. The number of pixels received between the last SOF signal surpassed the value programmed into the ACTIVE\_SIZE register. ### IRQ\_ENABLE (0x000C) Register Any bits of the STATUS register can generate a host-processor interrupt request via the IRQ pin. The Interrupt Enable register facilitates selecting which bits of STATUS register will assert IRQ. Bits of the STATUS registers are masked by (AND) corresponding bits of the IRQ\_ENABLE register and the resulting terms are combined (OR) together to generate IRQ. ### Version (0x0010) Register Bit fields of the Version Register facilitate software identification of the exact version of the hardware peripheral incorporated into a system. The core driver can take advantage of this Read-Only value to verify that the software is matched to the correct version of the hardware. See Table 2-7 for details. ### SYSDEBUG0 (0x0014) Register The SYSDEBUGO, or Frame Throughput Monitor, register indicates the number of frames processed since power-up or the last time the core was reset. The SYSDEBUG registers can be useful to identify external memory / Frame buffer / or throughput bottlenecks in a video system. Refer to Appendix C, Debugging for more information. ### SYSDEBUG1 (0x0018) Register The SYSDEBUG1, or Line Throughput Monitor, register indicates the number of lines processed since power-up or the last time the core was reset. The SYSDEBUG registers can be useful to identify external memory / Frame buffer / or throughput bottlenecks in a video system. Refer to Appendix C, Debugging for more information. ### SYSDEBUG2 (0x001C) Register The SYSDEBUG2, or Pixel Throughput Monitor, register indicates the number of pixels processed since power-up or the last time the core was reset. The SYSDEBUG registers can be useful to identify external memory / Frame buffer / or throughput bottlenecks in a video system. Refer to Appendix C, Debugging for more information. ### ACTIVE\_SIZE (0x0020) Register The ACTIVE\_SIZE register encodes the number of active pixels per scan line and the number of active scan lines per frame. The lower half-word (bits 12:0) encodes the number of active pixels per scan line. Supported values are between 32 and the value provided in the **Maximum number of pixels per scan line** field in the GUI. The upper half-word (bits 28:16) encodes the number of active lines per frame. Supported values are 32 to 7680. To avoid processing errors, the user should restrict values written to ACTIVE\_SIZE to the range supported by the core instance. ### GAIN\_H (0x0100) Register The GAIN\_H register contains the gain applied to the Horizontal Sobel filter. Allowed values are from 0 to 2 in increments of 1/16 represented by six unsigned bits with two integer bits and four fractional bits. ### GAIN\_V (0x0104) Register The GAIN\_V register contains the gain applied to the Vertical Sobel filter. Allowed values are from 0 to 2 in increments of 1/16 represented by six unsigned bits with two integer bits and four fractional bits. ### GAIN\_D (0x0108) Register The GAIN\_D register contains the gain applied to the left and right Diagonal Sobel filters. Allowed values are from 0 to 2 in increments of 1/16 represented by six unsigned bits with two integer bits and four fractional bits. ### GAIN\_LAP (0x010C) Register The GAIN\_LAP register contains the gain applied to the Laplacian filter. Allowed values are from 0 to 2 in increments of 1/16 represented by six unsigned bits with two integer bits and four fractional bits. ### The Interrupt Subsystem STATUS register bits can trigger interrupts so embedded application developers can quickly identify faulty interfaces or incorrectly parameterized cores in a video system. Irrespective of whether the AXI4-Lite control interface is present or not, the Image Edge Enhancement core detects AXI4-Stream framing errors, as well as the beginning and the end of frame processing. When the core is instantiated with an AXI4-Lite Control interface, the optional interrupt request pin (IRQ) is present. Events associated with bits of the STATUS register can generate a (level triggered) interrupt, if the corresponding bits of the interrupt enable register (IRQ\_ENABLE) are set. Once set by the corresponding event, bits of the STATUS register stay set until the user application clears them by writing '1' to the desired bit positions. Using this mechanism the system processor can identify and clear the interrupt source. Without the AXI4-Lite interface the user can still benefit from the core signaling error and status events. By selecting the **Enable INTC Port** check-box on the GUI, the core generates the optional INTC\_IF port. This vector of signals gives parallel access to the individual interrupt sources, as seen in Table 2-8. Unlike STATUS and ERROR flags, INTC\_IF signals are not held, rather stay asserted only while the corresponding event persists. | INTC_IF signal | Function | | | |----------------|------------------------------|--|--| | 0 | Frame processing start | | | | 1 | Frame processing complete | | | | 2 | Pixel counter terminal count | | | | 3 | Line counter terminal count | | | | 4 | Slave Error | | | | 5 | EOL Early | | | | 6 | EOL Late | | | | 7 | SOF Early | | | | 8 | SOF Late | | | Table 2-8: INTC\_IF Signal Functions In a system integration tool, the interrupt controller INTC IP can be used to register the selected ${\tt INTC\_IF}$ signals as edge triggered interrupt sources. The INTC IP provides functionality to mask (enable or disable), as well as identify individual interrupt sources from software. Alternatively, for an external processor or MCU the user can custom build a priority interrupt controller to aggregate interrupt requests and identify interrupt sources. # Designing with the Core Human visual systems detect the boundary of objects best when they are accompanied by sudden changes in brightness. The edge enhancement core exploits this and enhances only the luminance channel. This has the added benefit of eliminating color shifts at the boundary of objects, which are common when enhancing the chrominance components by similar methods. The luminance component is processed through the core in two dimensions using two line buffers. The chrominance components are passed through the core with the proper delay to match luminance processing. This core can accept chrominance components represented as signed or unsigned integers with or without the 128 offset. The Sobel operators are defined in Equations 3-1, 3-2, and 3-3. Horizontal Sobel = $$\begin{bmatrix} -1 & -2 & 1 \\ 0 & 0 & 0 \\ 1 & 2 & 1 \end{bmatrix}$$ Equation 3-1 $$Vertical Sobel = \begin{bmatrix} -1 & 0 & 1 \\ -2 & 0 & 2 \\ -1 & 0 & 1 \end{bmatrix}$$ Equation 3-2 Diagonal Sobels = $$\begin{bmatrix} -2 & -1 & 0 \\ -1 & 0 & 1 \\ 0 & 1 & 2 \end{bmatrix}$$ and $$\begin{bmatrix} 0 & 1 & 2 \\ -1 & 0 & 1 \\ -2 & -1 & 0 \end{bmatrix}$$ Equation 3-3 The Laplacian is defined in Equation 3-4. Laplacian = $$\begin{bmatrix} 0 & -1 & 0 \\ -1 & 4 & -1 \\ 0 & -1 & 0 \end{bmatrix}$$ Equation 3-4 ### **Defining Gains** The amount and direction of the edge enhancement can be controlled through programmable gains gH (horizontal), gV (vertical), gD (diagonal), and gLap (Laplacian). Here, a vertical edge is defined as a feature running from top to bottom of an image. Similarly, a horizontal edge runs from left to right across the image. The diagonal direction covers both upper left to lower right and upper right to lower left diagonals. Gains can be set to values in the range of 0.0 to 2.0 If a particular direction is not desired, that gain can be set to zero to eliminate emphasis in that direction. For example, if vertical edges do not need to be enhanced, the gain gV should be set to zero. Additionally, there is an image content dependent gain, K, used to modify the Sobel and Laplacian output. In areas of the image that are smooth and of low contrast, the gain is low to avoid emphasizing noise. This gain is automatically and dynamically calculated by the core on a pixel basis, and it is designed to produce a good compromise between enhancement of features and undesired noise. If the total gain used [(gH+gV+gD+gLap)\*K] exceeds 1.0, clipping and clamping circuitry limits the enhancement of the edge content. Setting the gains with values greater than 1.0 allows over-enhancing the image to produce special effects like embossing. Over-emphasis of edges may bring out noise at the edge transitions, and therefore this core may be used in conjunction with noise reduction cores such as the Image Noise Reduction LogiCORE IP to improve the results. # **General Design Guidelines** The Image Edge Enhancement core processes samples provided via an AXI4-Stream Video Protocol slave interface, outputs pixels via an AXI4-Stream Video Protocol master interface, and can be controlled via an optional AXI4-Lite interface. The Image Edge Enhancement block cannot change the input/output image sizes, the input and output pixel clock rates, or the frame rate. **RECOMMENDED:** This core should be used in conjunction with the Video In to AXI4-Stream and Video Timing Controller cores. The Video Timing Controller core measures the timing parameters, such as number of active scan lines, number of active pixels per scan line of the image sensor. The Video In to AXI4-Stream IP core converts the incoming video data stream to AXI4-Stream Video Protocol. Typically, the Image Edge Enhancement core is part of an Image Sensor Pipeline (ISP) System, as shown in Figure 3-1. Figure 3-1: Image Sensor Pipeline System with Image Edge Enhancement Core # Clock, Enable, and Reset Considerations ### **ACLK** The master and slave AXI4-Stream video interfaces use the ACLK clock signal as their shared clock reference, as shown in Figure 3-2. Figure 3-2: Example of ACLK Routing in an ISP Processing Pipeline ### S\_AXI\_ACLK The AXI4-Lite interface uses the A\_AXI\_ACLK pin as its clock source. The ACLK pin is not shared between the AXI4-Lite and AXI4-Stream interfaces. The Image Edge Enhancement core contains clock-domain crossing logic between the ACLK (AXI4-Stream and Video Processing) and S\_AXI\_ACLK (AXI4-Lite) clock domains. The core automatically ensures that the AXI4-Lite transactions completes even if the video processing is stalled with ARESETN, ACLKEN or with the video clock not running. ### **ACLKEN** The Image Edge Enhancement core has two enable options: the ACLKEN pin (hardware clock enable), and the software reset option provided through the AXI4-Lite control interface (when present). ACLKEN may not be synchronized internally to AXI4-Stream frame processing therefore de-asserting ACLKEN for extended periods of time may lead to image tearing. The ACLKEN pin facilitates: - Multi-cycle path designs (high speed clock division without clock gating), - Standby operation of subsystems to save on power - Hardware controlled bring-up of system components **IMPORTANT:** When ACLKEN (clock enable) pins are used (toggled) in conjunction with a common clock source driving the master and slave sides of an AXI4-Stream interface, to prevent transaction errors the ACLKEN pins associated with the master and slave component interfaces must also be driven by the same signal (Figure 2-2). **IMPORTANT:** When two cores connected through AXI4-Stream interfaces, where only the master or the slave interface has an ACLKEN port, which is not permanently tied high, the two interfaces should be connected through the AXI4-Stream Interconnect or AXI-FIFO cores to avoid data corruption (Figure 2-3). ### **S\_AXI\_ACLKEN** The S\_AXI\_ACLKEN is the clock enable signal for the AXI4-Lite interface only. Driving this signal low only affects the AXI4-Lite interface and does not halt the video processing in the ACLK clock domain. ### **ARESETn** The Image Edge Enhancement core has two reset source: the ARESETn pin (hardware reset), and the software reset option provided through the AXI4-Lite control interface (when present). **IMPORTANT:** ARESETn is not synchronized internally to AXI4-Stream frame processing. De-asserting ARESETn while a frame is being process leads to image tearing. The external reset pulse needs to be held for 32 ACLK cycles to reset the core. The ARESETN signal only resets the AXI4-Stream interfaces. The AXI4-Lite interface is unaffected by the ARESETN signal to allow the video processing core to be reset without halting the AXI4-Lite interface. **IMPORTANT:** When a system with multiple-clocks and corresponding reset signals are being reset, the reset generator has to ensure all signals are asserted/de-asserted long enough so that all interfaces and clock-domains are correctly reinitialized. ### **S\_AXI\_ARESETn** The S\_AXI\_ARESETn signal is synchronous to the S\_AXI\_ACLK clock domain, but is internally synchronized to the ACLK clock domain. The S\_AXI\_ARESETn signal resets the entire core including the AXI4-Lite and AXI4-Stream interfaces. # **System Considerations** The Image Edge Enhancement core must be configured for the actual image frame-size to operate properly. To gather the frame size information from the incoming video stream, it can be connected to the Video In to AXI4-Stream input and the Video Timing Controller. The timing detector logic in the Video Timing Controller will gather the image sensor timing signals. The AXI4-Lite control interface on the Video Timing Controller allows the system processor to read out the measured frame dimensions, and program all downstream cores, such as the Image Edge Enhancement, with the appropriate image dimensions. If the target system uses only one configuration of the Image Edge Enhancement core (i.e. does not need to be reprogrammed ever), you may choose to create a constant configuration by removing the AXI4-Lite interface. This reduces the core Slice footprint. ### **Clock Domain Interaction** The ARESETN and ACLKEN input signals will not reset or halt the AXI4-Lite interface. This allows the video processing to be reset or halted separately from the AXI4-Lite interface without disrupting AXI4-Lite transactions. The AXI4-Lite interface will respond with an error if the core registers cannot be read or written within 128 S\_AXI\_ACLK clock cycles. The core registers cannot be read or written if the ARESETn signal is held low, if the ACLKEN signal is held low or if the ACLK signal is not connected or not running. If core register read does not complete, the AXI4-Lite read transaction will respond with 10 on the S\_AXI\_RRESP bus. Similarly, if a core register write does not complete, the AXI4-Lite write transaction will respond with 10 on the S\_AXI\_BRESP bus. The S\_AXI\_ARESETn input signal resets the entire core. ### **Programming Sequence** If processing parameters such as the image size needs to be changed on the fly, or the system needs to be reinitialized, it is recommended that pipelined Video IP cores are disabled/reset from system output towards the system input, and programmed/enabled from system input to system output. STATUS register bits allow system processors to identify the processing states of individual constituent cores, and successively disable a pipeline as one core after another is finished processing the last frame of data. ### **Error Propagation and Recovery** Parameterization and/or configuration registers define the dimensions of video frames video IP should process. Starting from a known state and based on the error propagation and recovery settings, the Image Edge Enhancement IP core can predict the expected beginning of the next frame. Similarly, the IP can predict when the last pixel of each scan line is expected. SOF detected before it was expected (early), or SOF not present when it is expected (late), EOL detected before expected (early), or EOL not present when expected (late), signals error conditions indicative of either upstream communication errors or incorrect core configuration. When SOF is detected early, the output SOF signal is generated early, terminating the previous frame immediately. When SOF is detected late, the output SOF signal is generated according to the programmed values. Extra lines / pixels from the previous frame are dropped until the input SOF is captured. Similarly, when EOL is detected early, the output EOL signal is generated early, terminating the previous line immediately. When EOL is detected late, the output EOL signal is generated according to the programmed values. Extra pixels from the previous line are dropped until the input EOL is captured. # C Model Reference The Image Edge Enhancement core has a bit accurate C model designed for system modeling. ### **Features** - Bit-accurate with the Image Edge Enhancement v7.0 core - Statically linked library (.lib for Windows) - Dynamically linked library (.so for Linux) - Available for 32-bit and 64-bit Windows platforms and 32-bit and 64-bit Linux platforms - Supports all features of the Image Edge Enhancement core that affect numerical results - Designed for rapid integration into a larger system model - Example C code showing how to use the function is provided - Example application C code wrapper file supports 8-bit YUV and BIN ### **Overview** The Image Edge Enhancement core has a bit-accurate C model for 32-bit and 64-bit Windows platforms and 32-bit and 64-bit Linux platforms. The model's interface consists of a set of C functions residing in a statically linked library (shared library). See Using the C Model for full details of the interface. A C code example of how to call the model is provided in C Model Example Code. The model is bit accurate, as it produces exactly the same output data as the core on a frame-by-frame basis. However, the model is not cycle accurate, and it does not model the core's latency or its interface signals. The latest version of the model is available for download on the Image Edge Enhancement product page at: http://www.xilinx.com/products/intellectual-property/EF-DI-IMG-ENHANCE.htm. # **Unpacking and Model Contents** Unzip the v\_enhance\_v7\_0\_bitacc\_model.zip file, containing the bit accurate models for the Image Edge Enhancement IP Core. This creates the directory structure and files in Table 4-1. Table 4-1: Bit Accurate C Model Directory Structure and Files | File Name | Contents | |---------------------------------------|---------------------------------------------------------------------------------------------| | README.txt | Release notes | | doc/pg003_v_enhance.pdf | LogiCORE IP Image Edge Enhancement Product Guide | | v_enhance_v7_0_bitacc_cmodel.h | Model header file | | rgb_utils.h | Header file declaring the RGB image/video container type and support functions | | yuv_utils.h | Header file declaring the YUV (.yuv) image file I/O functions | | video_utils.h | Header file declaring the generalized image/video container type, I/O and support functions | | run_bitacc_cmodel.c | Example code calling the C model | | parsers.c | Code for reading configuration file | | /examples | Example input files used by C model | | enhance.cfg | Sample configuration file containing the core parameter settings | | input_image.yuv | Sample test image | | input_image.hdr | Sample test image header file | | /lin64 | Precompiled bit accurate ANSI C reference model for simulation on 64-bit Linux platforms | | libIp_v_enhance_v7_0_bitacc_cmodel.so | Model shared object library | | libstlport.so.5.1 | STL library, referenced by libIp_v_enhance_v7_0_bitacc_cmodel.so | | /lin32 | Precompiled bit accurate ANSI C reference model for simulation on 32-bit Linux platforms | | libIp_v_enhance_v7_0_bitacc_cmodel.so | Model shared object library | | libstlport.so.5.1 | STL library, referenced by libIp_v_enhance_v7_0_bitacc_cmodel.so | | /nt32 | Precompiled bit accurate ANSI C reference model for simulation on 32-bit Windows platforms. | Table 4-1: Bit Accurate C Model Directory Structure and Files (Cont'd) | libIp_v_enhance_v7_0_bitacc_cmodel.dll<br>lib_Ip_v_enhance_v7_0_bitacc_cmodel.li<br>b<br>stlport.5.1.dll | Precompiled library file for win32 compilation | |----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------| | /nt64 | Precompiled bit accurate ANSI C reference model for simulation on 64-bit Windows platforms. | | libIp_v_enhance_v7_0_bitacc_cmodel.dll<br>lib_Ip_v_enhance_v7_0_bitacc_cmodel.li<br>b<br>stlport.5.1.dll | Precompiled library file for win64 compilation | ### Installation For Linux, make sure these files are in a directory that is in your \$LD\_LIBRARY\_PATH environment variable: - libIp\_v\_enhance\_v7\_0\_bitacc\_cmodel.so - libstlport.so.5.1 # **Software Requirements** The Image Edge Enhancement v7.0 C models were compiled and tested with the software listed in Table 4-2. Table 4-2: Compilation Tools for the Bit Accurate C Models | Platform | C Compiler | |------------------------|------------------------------| | 32- and 64-bit Linux | GCC 4.1.1 | | 32- and 64-bit Windows | Microsoft Visual Studio 2008 | # **Using the C Model** The bit accurate C model is accessed through a set of functions and data structures that are declared in the v\_enhance\_v7\_0\_bitacc\_cmodel.h file. Before using the model, the structures holding the inputs, generics and output of the Image Edge Enhancement instance must be defined: ``` struct xilinx_ip_v_enhance_v7_0_generics enhance_generics; struct xilinx_ip_v_enhance_v7_0_inputs enhance_inputs; struct xilinx_ip_v_enhance_v7_0_outputs enhance_outputs; ``` The declaration of these structures is in the v\_enhance\_v7\_0\_bitacc\_cmodel.h file. Table 4-3 lists the generic parameters taken by the Image Edge Enhancement v7.0 IP core bit accurate model, as well as the default values. For an actual instance of the core, these parameters can only be set in generation time through the GUI. Table 4-3: C Model Generic Parameters and Default Values | Generic Variable | Туре | Default<br>Value | Range | Description | |------------------|------|------------------|---------|-------------| | DATA_WIDTH | int | 8 | 8,10,12 | Data width | Calling xilinx\_ip\_v\_enhance\_v7\_0\_get\_default\_generics (&enhance\_generics) initializes the generics structure with the Image Edge Enhancement GUI defaults, listed in Table 4-3. Direction gain can also be set dynamically through the AXI4-Lite interface. Consequently, these values are passed as inputs to the core, along with the actual test image, or video sequence (Table 4-4). Table 4-4: Core Generic Parameters and Default Values | Input<br>Variable | Туре | Default<br>Value | Range | Description | |-------------------|--------------|------------------|-------------------------------------------------|-----------------------------------------------------------| | video_in | video_struct | null | N/A | Container to hold input image or video data. <sup>1</sup> | | gain_h | int | 1 | Allowed values are 0 to 2 in increments of 1/16 | Horizontal gain | | gain_v | int | 1 | Allowed values are 0 to 2 in increments of 1/16 | Vertical gain | | gain_d | int | 1 | Allowed values are 0 to 2 in increments of 1/16 | Diagonal gain | | gain_lap | int | 1 | Allowed values are 0 to 2 in increments of 1/16 | Laplacian filter gain | <sup>&</sup>lt;sup>1</sup> For the description of the input structure, see Initializing the Image Edge Enhancement Input Video Structure. The structure enhance\_inputs defines the values of run time parameters and the actual input image. Calling xilinx\_ip\_v\_enhance\_v7\_0\_get\_default\_inputs (&enhance\_generics, &enhance\_inputs) initializes the input structure with the default values (see Table 4-4). **IMPORTANT:** The video\_in variable is not initialized because the initialization depends on the actual test image to be simulated. Chapter 4, C Model Example Code describes the initialization of the video in structure. After the inputs are defined, the model can be simulated by calling this function: ``` int xilinx_ip_v_enhance_v7_0_bitacc_simulate( struct xilinx_ip_v_enhance_v7_0_generics* generics, struct xilinx_ip_v_enhance_v7_0_inputs* inputs, struct xilinx_ip_v_enhance_v7_0_outputs* outputs). ``` Results are included in the outputs structure, which contains only one member, type video\_struct. After the outputs are evaluated and saved, dynamically allocated memory for input and output video structures must be released by calling this function: ``` void xilinx_ip_v_enhance_v7_0_destroy( struct xilinx_ip_v_enhance_v7_0_inputs *input, struct xilinx_ip_v_enhance_v7_0_outputs *output). ``` Successful execution of all provided functions, except for the destroy function, return value 0. A non-zero error code indicates that problems occurred during function calls. ### Image Edge Enhancement Input and Output Video Structure Input images or video streams can be provided to the Image Edge Enhancement v7.0 reference model using the video\_struct structure, defined in video\_utils.h: ``` struct video_struct{ int frames, rows, cols, bits_per_component, mode; uint16*** data[5]; }; ``` Table 4-5: Member Variables of the Video Structure | Member Variable | Designation | | |--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | frames | Number of video/image frames in the data structure. | | | rows | Number of rows per frame. Pertaining to the image plane with the most rows and columns, such as the luminance channel for YUV data. Frame dimensions are assumed constant through all frames of the video stream. However different planes, such as y, u and v can have different dimensions. | | | cols | Number of columns per frame. Pertaining to the image plane with the most rows and columns, such as the luminance channel for YUV data. Frame dimensions are assumed constant through all frames of the video stream. However different planes, such as y, u and v can have different dimensions. | | | bits_per_component | Number of bits per color channel/component.All image planes are assumed to have the same color/component representation. Maximum number of bits per component is 16. | | Table 4-5: Member Variables of the Video Structure (Cont'd) | mode | Contains information about the designation of data planes. Named constants to be assigned to mode are listed in Table 4-6. | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | data | Set of five pointers to three dimensional arrays containing data for image planes. Data is in 16-bit unsigned integer format accessed as data[plane][frame][row][col]. | Table 4-6: Named Video Modes with Corresponding Planes and Representations | Mode | Planes | Video Representation | |---------------|--------|----------------------------------------------------------------------------| | FORMAT_MONO | 1 | Monochrome – Luminance only | | FORMAT_RGB | 3 | RGB image/video data | | FORMAT_C444 | 3 | 444 YUV, or YCrCb image/video data | | FORMAT_C422 | 3 | 422 format YUV video, (u, v chrominance channels horizontally sub-sampled) | | FORMAT_C420 | 3 | 420 format YUV video, (u, v sub-sampled both horizontally and vertically) | | FORMAT_MONO_M | 3 | Monochrome (Luminance) video with Motion | | FORMAT_RGBA | 4 | RGB image/video data with alpha (transparency) channel | | FORMAT_C420_M | 5 | 420 YUV video with Motion | | FORMAT_C422_M | 5 | 422 YUV video with Motion | | FORMAT_C444_M | 5 | 444 YUV video with Motion | | FORMAT_RGBM | 5 | RGB video with Motion | The Image Edge Enhancement core supports the mode FORMAT\_C444. # Initializing the Image Edge Enhancement Input Video Structure The easiest way to assign stimuli values to the input video structure is to initialize it with an image or video. The yuv\_utils.h and video\_util.h header files packaged with the bit accurate C models contain functions to facilitate file I/O. ### **YUV Image Files** The header yuv\_utils.h file declares functions that help access files in standard YUV format. It operates on images with three planes (Y, U and V). The following functions operate on arguments of type yuv8\_video\_struct, which is defined in yuv\_utils.h. ``` int write_yuv8(FILE *outfile, struct yuv8_video_struct *yuv8_video); int read_yuv8(FILE *infile, struct yuv8_video_struct *yuv8_video); ``` Exchanging data between yuv8\_video\_struct and general video\_struct type frames/videos is facilitated by these functions: **Note:** All image/video manipulation utility functions expect both input and output structures initialized; for example, pointing to a structure that has been allocated in memory, either as static or dynamic variables. Moreover, the input structure must have the dynamically allocated container (data or r, g, b) structures already allocated and initialized with the input frame(s). If the output container structure is pre-allocated at the time of the function call, the utility functions verify and issue an error if the output container size does not match the size of the expected output. If the output container structure is not pre-allocated, the utility functions create the appropriate container to hold results. ### **Binary Image/Video Files** The video\_utils.h header file declares functions that help load and save generalized video files in raw, uncompressed format. ``` int read_video(FILE* infile, struct video_struct* in_video); int write_video(FILE* outfile, struct video_struct* out_video); ``` These functions serialize the video\_struct structure. The corresponding file contains a small, plain text header defining, "Mode", "Frames", "Rows", "Columns", and "Bits per Pixel". The plain text header is followed by binary data, 16-bits per component in scan line continuous format. Subsequent frames contain as many component planes as defined by the video mode value selected. Also, the size (rows, columns) of component planes can differ within each frame as defined by the actual video mode selected. ### Working with Video\_struct Containers The video\_utils.h header file defines functions to simplify access to video data in video\_struct. ``` int video_planes_per_mode(int mode); int video_rows_per_plane(struct video_struct* video, int plane); int video_cols_per_plane(struct video_struct* video, int plane); ``` The video\_planes\_per\_mode function returns the number of component planes defined by the mode variable, as described in Table 4-6. The video\_rows\_per\_plane and video\_cols\_per\_plane functions return the number of rows and columns in a given plane of the selected video structure. The following example demonstrates using these functions in conjunction to process all pixels within a video stream stored in the in\_video variable: ``` for (int frame = 0; frame < in_video->frames; frame++) { for (int plane = 0; plane < video_planes_per_mode(in_video->mode); plane++) { for (int row = 0; row < rows_per_plane(in_video,plane); row++) { for (int col = 0; col < cols_per_plane(in_video,plane); col++) {</pre> ``` # C Model Example Code An example C file, run\_bitacc\_cmodel.c, is provided to demonstrate the steps required to run the model. After following the compilation instructions, run the example executable. The executable takes the path/name of the input file and the path/name of the output file as parameters. If invoked with insufficient parameters, this help message is issued: ``` Usage: run_bitacc_cmodel file_dir config_file file_dir: path to the location of the input/output files config_file: path/name of the configuration file ``` The structure of .bin files are described in Binary Image/Video Files. To ease modifying and debugging the provided top-level demonstrator using the built-in debugging environment of Visual Studio, the top-level command line parameters can be specified through the Project Property Pages using these steps: - 1. In the Solution Explorer pane, right-click the project name and select **Properties** in the context menu. - 2. Select **Debugging** on the left pane of the Property Pages dialog box. - 3. Enter the paths and file names of the input and output images in the **Command Arguments** field. # Compiling Image Edge Enhancement C Model with Example Wrapper ### Linux (32-bit and 64-bit) To compile the example code, perform these steps: 1. Set your \$LD\_LIBRARY\_PATH environment variable to include the root directory where you unzipped the model zip file using a command such as: ``` setenv LD_LIBRARY_PATH <unzipped_c_model_dir>:${LD_LIBRARY_PATH} ``` 2. Copy these files from the /lin64 directory to the root directory: ``` libstlport.so.5.1 ``` ``` libIp_v_enhance_v7_0_bitacc_cmodel.so ``` 3. In the root directory, compile using the GNU C Compiler with this command: ``` gcc -m32 -x c++ ../run_bitacc_cmodel.c../gen_stim.c ../parsers.c -o run_bitacc_cmodel -L. -lIp_v_enhance_v7_0_bitacc_cmodel -W1,-rpath,. gcc -m64 -x c++ ../run_bitacc_cmodel.c../gen_stim.c ../parsers.c -o run_bitacc_cmodel -L. -lIp_v_enhance_v7_0_bitacc_cmodel -W1,-rpath,. ``` #### Windows (32-bit and 64-bit) The precompiled library v\_enhance\_v7\_0\_bitacc\_cmodel.lib, and top-level demonstration code run\_bitacc\_cmodel.c should be compiled with an ANSI C compliant compiler under Windows. An example procedure is provided here using Microsoft Visual Studio. - 1. In Visual Studio, create a new, empty Win32 Console Application project. - 2. As existing items, add: - a. libIp\_v\_enhance\_v7\_0\_bitacc\_cmodel.lib to the Resource Files folder of the project - b. run\_bitacc\_cmodel.c, parsers.c, and gen\_stim.c to the Source Files folder of the project - c. v\_enhance\_v7\_0\_bitacc\_cmodel.h to the Header Files folder of the project - 3. After the project is created and populated, it must be compiled and linked (built) to create a win32 executable. To perform the build step, select "Build Solution" from the Build menu. An executable matching the project name has been created either in the Debug or Release subdirectories under the project location based on whether "Debug" or "Release" has been selected in the "Configuration Manager" under the Build menu. # Customizing and Generating the Core This chapter includes information about using Xilinx tools to customize and generate the core in the Vivado™ Design Suite environment. # **Graphical User Interface** The Image Edge Enhancement core is easily configured to the user's specific needs through the Vivado design tools Graphical User Interface (GUI). This section provides a quick reference to the parameters that can be configured at generation time. Figure 5-1 shows the main Image Edge Enhancement screen. Figure 5-1: Image Edge Enhancement Main Screen The GUI displays a representation of the IP symbol on the left side, and the parameter assignments on the right side, which are described as follows: - **Component Name:** The component name is used as the base name of output files generated for the module. Names must begin with a letter and must be composed from characters: a to z, 0 to 9 and "\_". The name v\_enhance\_v7\_0 cannot be used as a component name. - **Video Component Width:** Specifies the bit width of input samples. Permitted values are 8, 10 and 12 bits. #### Optional Features: - AXI4-Lite Register Interface: When selected, the core will be generated with an AXI4-Lite interface, which gives access to dynamically program and change processing parameters. For more information, refer to Control Interface in Chapter 2. - Include Debugging Features: When selected, the core will be generated with debugging features, which simplify system design, testing and debugging. For more information, refer to Appendix C, Debugging. **IMPORTANT:** Debugging features are only available when the AXI4-Lite Register Interface is selected. • **INTC Interface**: When selected, the core will generate the optional INTC\_IF port, which gives parallel access to signals indicating frame processing status and error conditions. For more information, refer to The Interrupt Subsystem in Chapter 2. #### Input Frame Dimensions: - Number of Pixels per Scanline: When the AXI4-Lite control interface is enabled, the generated core will use the value specified in the GUI as the default value for the lower half-word of the ACTIVE\_SIZE register. When an AXI4-Lite interface is not present, the GUI selection permanently defines the horizontal size of the frames the generated core instance is to process. - **Number of Scanlines per Frame**: When the AXI4-Lite control interface is enabled, the generated core will use the value specified in the GUI as the default value for the upper half-word of the ACTIVE\_SIZE register. When an AXI4-Lite interface is not present, the GUI selection permanently defines the vertical size (number of lines) of the frames the generated core instance is to process. - Maximum Number of Pixels Per Scanline: Specifies the maximum number of pixels per scan line that can be processed by the generated core instance. Permitted values are from 32 to 7680. Specifying this value is necessary to establish the depth of internal line buffers. The actual value selected for Number of Active Pixels per Scan line, or the corresponding lower half-word of the ACTIVE\_SIZE register must always be less than the value provided by Maximum Number of Active Pixels Per Scan line. Using a tight upper-bound results in optimal block RAM usage. This field is enabled only when the AXI4-Lite interface is selected. Otherwise contents of the field are reflecting the actual contents of the Number of Pixels per Scan line field as for constant mode the maximum number of pixels equals the active number of pixels. • Horizontal Sobel, Vertical Sobel, Diagonal Sobel, and Laplacian Gains: Specifies the default gain to be applied for each filter. The possible values are 0.0 to 2.0 in increments of 1/16. # Constraining the Core # **Required Constraints** The ACLK pin should be constrained at the desired pixel clock rate for your video stream. The S\_AXI\_ACLK pin should be constrained at the frequency of the AXI4-Lite subsystem. In addition to clock frequency, the following constraints should be applied to cover all clock domain crossing data paths. #### **XDC** ``` set_max_delay -to [get_cells -hierarchical -match_style ucf "*U_VIDEO_CTRL*/ *SYNC2PROCCLK_I*/data_sync_reg[0]*"] -datapath_only 2 set_max_delay -to [get_cells -hierarchical -match_style ucf "*U_VIDEO_CTRL*/ *SYNC2VIDCLK_I*/data_sync_reg[0]*"] -datapath_only 2 ``` ## Device, Package, and Speed Grade Selections There are no device, package, or speed grade requirements for this core. ## **Clock Frequencies** The pixel clock (ACLK) frequency is the required frequency for this core. See *Maximum Frequencies* in Chapter 2. The S\_AXI\_ACLK maximum frequency is the same as the ACLK maximum. # **Clock Management** The core automatically handles clock domain crossing between the ACLK (video pixel clock and AXI4-Stream) and the $S_AXI_ACLK$ (AXI4-Lite) clock domains. The $S_AXI_ACLK$ clock can be slower or faster than the ACLK clock signal, but must not be more than 128x faster than ACLK. ## **Clock Placement** There are no specific clock placement requirements for this core. # **Banking** There are no specific banking rules for this core. ## **Transceiver Placement** There are no transceiver placement requirements for this core. # I/O Standard and Placement There are no specific I/O standards and placement requirements for this core. # Detailed Example Design ## **Demonstration Test Bench** A demonstration test bench is provided with the core which enables you to observe core behavior in a typical scenario. This test bench is generated together with the core in Vivado™ Design Suite. You are encouraged to make simple modifications to the configurations and observe the changes in the waveform. #### **Generating the Test Bench** 1. After customizing the IP, right-click on the core instance in **Sources** pane and select **Generate Output Products** (Figure 7-1). Figure 7-1: Sources Pane A pop-up window prompts you to select items to generate. 2. Click **Test Bench** and make sure **Action: Generate** is selected. The demonstration test bench package is generated in the following directory (Figure 7-2): <PROJ\_DIR>/<PROJ\_NAME>.srcs/sources\_1/ip/<IP\_INSTANCE\_NAME>/demo\_tb/ Figure 7-2: Test Bench #### **Directory and File Contents** The following files are expected to be generated in the in the demonstration test bench output directory: - axi4lite\_mst.v - axi4s\_video\_mst.v - axi4s\_video\_slv.v - ce\_generator.v - tb\_<IP\_instance\_name>.v #### **Test Bench Structure** The top-level entity is tb\_<IP\_instance\_name>. It instantiates the following modules: • DUT The <IP> core instance under test. • axi4lite\_mst The AXI4-Lite master module, which initiates AXI4-Lite transactions to program core registers. • axi4s\_video\_mst The AXI4-Stream master module, which generates ramp data and initiates AXI4-Stream transactions to provide video stimuli for the core and can also be used to open stimuli files generated from the reference C-models and convert them into corresponding AXI4-Stream transactions. To do this, edit tb\_<IP\_instance\_name>.v: - a. Add define macro for the stimuli file name and directory path define STIMULI\_FILE\_NAME<path><filename>. - b. Comment-out/remove the following line: ``` MST.is_ramp_gen(`C_ACTIVE_ROWS, `C_ACTIVE_COLS, 2); and replace with the following line: MST.use_file(`STIMULI_FILE_NAME); ``` For information on how to generate stimuli files, see Chapter 4, C Model Reference. • axi4s\_video\_slv The AXI4-Stream slave module, which acts as a passive slave to provide handshake signals for the AXI4-Stream transactions from the core output, can be used to open the data files generated from the reference C-model and verify the output from the core. To do this, edit tb\_<IP\_instance\_name>.v: - a. Add define macro for the golden file name and directory path define GOLDEN\_FILE\_NAME "<path><filename>". - b. Comment-out the following line: ``` SLV.is_passive; and replace with the following line: SLV.use_file(`GOLDEN_FILE_NAME); ``` For information on how to generate golden files, see Chapter 4, C Model Reference. • ce\_gen Programmable Clock Enable (ACLKEN) generator. #### **Running the Simulation** There are two ways to run the demonstration test bench. #### Option 1: Launch Simulation from the Vivado GUI This runs the test bench with the AXI4-Stream Master producing ramp data as stimuli, and AXI4-Stream Slave set to passive mode. - Click **Simulation Settings** in the Flow Navigation window, change Simulation top module name to **tb\_<IP\_instance\_name>**. - Click **Run Simulation**. Vivado Simulator launches and you should be able to see the signals. - You can also choose Questa SIM for simulation by going to **Project Settings** and selecting Questa SIM as the Target Simulator (Figure 7-3). Figure 7-3: Simulation GUI #### Option 2: Manually Compile and Run Simulation from Your Simulation Environment - Add the generated test bench files to a new simulation set, along with the customized IP. For information on the location of generated test bench files, see Generating the Test Bench. - Setup the environment variables for Xilinx libraries. - Compile the generated IP. - Compile the test bench files. - Run the simulation. **RECOMMENDED:** Change the default simulation time from **1000 ns** to **all** to be able observe a full frame transaction. # Verification, Compliance, and Interoperability ### **Simulation** A highly parameterizable test bench was used to test the Image Edge Enhancement core. Testing included the following: - Register accesses - · Processing multiple frames of data - AXI4-Stream bidirectional data-throttling tests - Testing detection, and recovery from various AXI4-Stream framing error scenarios - Testing different ACLKEN and ARESETn assertion scenarios - Testing of various frame sizes - Varying parameter settings # **Hardware Testing** The Image Edge Enhancement core has been validated in hardware at Xilinx to represent a variety of parameterizations, including the following: - A test design was developed for the core that incorporated a MicroBlaze<sup>™</sup> processor, AXI4-Lite interconnect and various other peripherals. The software for the test system included pre-generated input and output data along with live video stream. The MicroBlaze processor was responsible for: - Initializing the appropriate input and output buffers - Initializing the Image Edge Enhancement core - Launching the test - Comparing the output of the core against the expected results Reporting the Pass/Fail status of the test and any errors that were found # Interoperability The core slave (input) AXI4 Stream interface can work directly with any Xilinx Video core that produces YCbCr 4:4:4. The core master (output) interface can work directly with any Xilinx Video core which consumes YCbCr 4:4:4 data. The AXI4-Stream interfaces must be compliant to the AXI4-Stream Video Protocol as described in *Video IP: AXI Feature Adoption* section of the UG761 *AXI Reference Guide* [Ref 1]. # Migrating For information about migration from ISE Design Suite to Vivado Design Suite, see *Vivado Design Suite Migration Methodology Guide* (UG911) [Ref 2]. For a complete list of Vivado User and Methodology Guides, see the <u>Vivado Design Suite - 2013.1 User Guides web page</u>. From version v6.01.a to v7.0 of the Image Edge Enhancement core the following significant changes took place: • The core is for native Vivado design tools release. # Debugging This appendix includes details about resources available on the Xilinx Support website and debugging tools. In addition, this appendix provides a step-by-step debugging process and a flow diagram to guide you through debugging the Image Edge Enhancement core. The following topics are included in this appendix: - Finding Help on Xilinx.com - Debug Tools - Hardware Debug - Interface Debug - AXI4-Stream Interfaces # Finding Help on Xilinx.com To help in the design and debug process when using the Image Edge Enhancement, the <u>Xilinx Support web page</u> (www.xilinx.com/support) contains key resources such as product documentation, release notes, answer records, information about known issues, and links for opening a Technical Support Web Case. #### **Documentation** This product guide is the main document associated with the Image Edge Enhancement. This guide, along with documentation related to all products that aid in the design process, can be found on the Xilinx Support web page (<a href="www.xilinx.com/support">www.xilinx.com/support</a>) or by using the Xilinx Documentation Navigator. Download the Xilinx Documentation Navigator from the Design Tools tab on the Downloads page (<a href="www.xilinx.com/download">www.xilinx.com/download</a>). For more information about this tool and the features available, open the online help after installation. #### **Known Issues** Answer Records include information about commonly encountered problems, helpful information on how to resolve these problems, and any known issues with a Xilinx product. Answer Records are created and maintained daily ensuring that users have access to the most accurate information available. Answer Records for this core are listed below, and can also be located by using the Search Support box on the main Xilinx support web page. To maximize your search results, use proper keywords such as - Product name - Tool message(s) - · Summary of the issue encountered A filter search is available after results are returned to further target the results. #### Answer Records for the Image Edge Enhancement Core AR 54525 http://www.xilinx.com/support/answers/54525.htm #### **Contacting Technical Support** Xilinx provides technical support at <a href="www.xilinx.com/support">www.xilinx.com/support</a> for this LogiCORE™ IP product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support of product if implemented in devices that are not defined in the documentation, if customized beyond that allowed in the product documentation, or if changes are made to any section of the design labeled DO NOT MODIFY. Xilinx provides premier technical support for customers encountering issues that require additional assistance. To contact Xilinx Technical Support: - 1. Navigate to www.xilinx.com/support. - 2. Open a WebCase by selecting the WebCase link located under Support Quick Links. When opening a WebCase, include: - Target FPGA including package and speed grade. - All applicable Xilinx Design Tools and simulator software versions. - A block diagram of the video system that explains the video source, destination and IP (custom and Xilinx) used. Additional files based on the specific issue might also be required. See the relevant sections in this debug guide for guidelines about which file(s) to include with the WebCase. # **Debug Tools** There are many tools available to address Image Edge Enhancement core design issues. It is important to know which tools are useful for debugging various situations. #### **Example Design** The Image Edge Enhancement core is delivered with an example test bench. Information about the example test bench can be found in *Chapter 6, Example Design for the Vivado™ Design Suite*. #### **Core Wizard** The Image Edge Enhancement core is equipped with optional debugging features which aim to accelerate system bring-up, optimize memory and datapath architecture, and reduce time to market. The optional debug features can be turned on and off using the **Include Debug Features** checkbox on the GUI when an AXI4-Lite interface is present. Turning off debug features reduces the core footprint. See the individual sections Core Bypass Option, Built-in Test-Pattern Generator, Throughput Monitors, and Evaluation Core Timeout for a description of these debug features. #### **Vivado Lab Tools** Vivado inserts logic analyzer and virtual I/O cores directly into your design. Vivado Lab Tools allows you to set trigger conditions to capture application and integrated block port signals in hardware. Captured signals can then be analyzed. This feature represents the functionality in the Vivado IDE that is used for logic debugging and validation of a design running in Xilinx FPGA devices in hardware. The Vivado logic analyzer is used to interact with the logic debug LogiCORE IP cores, including: - ILA 2.0 (and later versions) - VIO 2.0 (and later versions) #### **Reference Boards** Various Xilinx development boards support Image Edge Enhancement. These boards can be used to prototype designs and establish that the core can communicate with the system. - 7 series evaluation boards - KC705 - 。 KC724 #### C Model Reference See Chapter 4, C Model Reference in this guide for tips and instructions for using the provided C model files to debug your design. #### **License Checkers** If the IP requires a license key, the key must be verified. The Vivado tool flows have a number of license check points for gating licensed IP through the flow. If the license check succeeds, the IP may continue generation. Otherwise, generation halts with error. License checkpoints are enforced by the following tools: - Vivado Synthesis - Vivado Implementation - write\_bitstream (Tcl command) **IMPORTANT:** IP license level is ignored at checkpoints. The test confirms a valid license exists. It does not check IP license level. # **Hardware Debug** Hardware issues can range from link bring-up to problems seen after hours of testing. This section provides debug steps for common issues. The Vivado Lab Tools are a valuable resource to use in hardware debug. The signal names mentioned in the following individual sections can be probed using the Vivado Lab Tools for debugging the specific problems. Many of these common issues can also be applied to debugging design simulations. Details are provided on: - General Checks - · Core Bypass Option - Built-In Test Pattern Generator - Throughput Monitors - Evaluation Core Timeout #### **General Checks** Ensure that all the timing constraints for the core were properly incorporated from the example design and that all constraints were met during implementation. - Does it work in post-place and route timing simulation? If problems are seen in hardware but not in timing simulation, this could indicate a PCB issue. Ensure that all clock sources are active and clean. - If using MMCMs in the design, ensure that all MMCMs have obtained lock by monitoring the LOCKED port. - If your outputs go to 0, check your licensing. #### **Core Bypass Option** The bypass option facilitates establishing a straight through connection between input (AXI4-Stream slave) and output (AXI4-Stream master) interfaces bypassing any processing functionality. Flag BYPASS (bit 4 of the CONTROL register) can turn bypass on (1) or off, when the core instance Debugging Features were enabled at generation. Within the IP this switch controls multiplexers in the AXI4-Stream path. In bypass mode the core processing function is bypassed, and the core repeats AXI4-Stream input samples on its output. Starting a system with all processing cores set to bypass, then by turning bypass off from the system input towards the system output allows verification of subsequent cores with known good stimuli. #### **Built-in Test-Pattern Generator** The optional built-in test-pattern generator facilitates to temporarily feed the output AXI4-Stream master interface with a predefined pattern. Flag TEST\_PATTERN (bit 5 of the CONTROL register) can turn test-pattern generation on (1) or off, when the core instance **Debugging Features** were enabled at generation. Within the IP this switch controls multiplexers in the AXI4-Stream path, switching between the regular core processing output and the test-pattern generator. When enabled, a set of counters generate 256 scan-lines of color-bars, each color bar 64 pixels wide, repetitively cycling through Black, Green, Blue, Cyan, Red, Yellow, Magenta, and White colors till the end of each scan-line. After the Color-Bars segment, the rest of the frame is filled with a monochrome horizontal and vertical ramp. Starting a system with all processing cores set to test-pattern mode, then by turning test-pattern generation off from the system output towards the system input allows successive bring-up and parameterization of subsequent cores. #### **Throughput Monitors** Throughput monitors enable monitoring processing performance within the core. This information can be used to help debug frame-buffer bandwidth limitation issues, and if possible, allow video application software to balance memory pathways. Often times video systems, with multiport access to a shared external memory, have different processing islands. For example, a pre-processing sub-system working in the input video clock domain may clean up, transform, and write a video stream, or multiple video streams to memory. The processing sub-system may read the frames out, process, scale, encode, then write frames back to the frame buffer, in a separate processing clock domain. Finally, the output sub-system may format the data and read out frames locked to an external clock. Typically, access to external memory using a multiport memory controller involves arbitration between competing streams. However, to maximize the throughput of the system, different memory ports may need different specific priorities. To fine tune the arbitration and dynamically balance frame rates, it is beneficial to have access to throughput information measured in different video datapaths. The SYSDEBUGO (0x0014) (or Frame Throughput Monitor) indicates the number of frames processed since power-up or the last time the core was reset. The SYSDEBUG1 (0x0018), or Line Throughput Monitor, register indicates the number of lines processed since power-up or the last time the core was reset. The SYSDEBUG2 (0x001C), or Pixel Throughput Monitor, register indicates the number of pixels processed since power-up or the last time the core was reset. Priorities of memory access points can be modified by the application software dynamically to equalize frame, or partial frame rates. #### **Evaluation Core Timeout** The Image Edge Enhancement hardware evaluation core times out after approximately eight hours of operation. The output is driven to zero. This results in a black screen for RGB color systems and in a dark-green screen for YUV color systems. # **Interface Debug** #### **AXI4-Lite Interfaces** Table C-1 describes how to troubleshoot the AXI4-Lite interface. Table C-1: Troubleshooting the AXI4-Lite Interface | Symptom | Solution | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Readback from the Version<br>Register through the AXI4-Lite<br>interface times out, or a core<br>instance without an AXI4-Lite<br>interface seems non-responsive. | Are the S_AXI_ACLK and ACLK pins connected? The VERSION_REGISTER readout issue may be indicative of the core not receiving the AXI4-Lite interface. | | Readback from the Version<br>Register through the AXI4-Lite<br>interface times out, or a core<br>instance without an AXI4-Lite<br>interface seems non-responsive. | Is the core enabled? Is s_axi_aclken connected to vcc? Verify that signal ACLKEN is connected to either net_vcc or to a designated clock enable signal. | | Readback from the Version<br>Register through the AXI4-Lite<br>interface times out, or a core<br>instance without an AXI4-Lite<br>interface seems non-responsive. | Is the core in reset? S_AXI_ARESETn and ARESETn should be connected to vcc for the core not to be in reset. Verify that the S_AXI_ARESETn and ARESETn signals are connected to either net_vcc or to a designated reset signal. | | Readback value for the VERSION_REGISTER is different from expected default values | The core and/or the driver in a legacy project has not been updated. Ensure that old core versions, implementation files, and implementation caches have been cleared. | Assuming the AXI4-Lite interface works, the second step is to bring up the AXI4-Stream interfaces. ## **AXI4-Stream Interfaces** Table C-2 describes how to troubleshoot the AXI4-Stream interface. Table C-2: Troubleshooting AXI4-Stream Interface | Symptom | Solution | |-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 0 of the ERROR register reads back set. | Bit 0 of the ERROR register, EOL_EARLY, indicates the number of pixels received between the latest and the preceding End-Of-Line (EOL) signal was less than the value programmed into the ACTIVE_SIZE register. If the value was provided by the Video Timing Controller core, read out ACTIVE_SIZE register value from the VTC core again, and make sure that the TIMING_LOCKED flag is set in the VTC core. Otherwise, using Vivado Lab Tools, measure the number of active AXI4-Stream transactions between EOL pulses. | | Bit 1 of the ERROR register reads back set. | Bit 1 of the ERROR register, EOL_LATE, indicates the number of pixels received between the last End-Of-Line (EOL) signal surpassed the value programmed into the ACTIVE_SIZE register. If the value was provided by the Video Timing Controller core, read out ACTIVE_SIZE register value from the VTC core again, and make sure that the TIMING_LOCKED flag is set in the VTC core. Otherwise, using Vivado Lab Tools, measure the number of active AXI4-Stream transactions between EOL pulses. | | Bit 2 or Bit 3 of the ERROR register reads back set. | Bit 2 of the ERROR register, SOF_EARLY, and bit 3 of the ERROR register SOF_LATE indicate the number of pixels received between the latest and the preceding Start-Of-Frame (SOF) differ from the value programmed into the ACTIVE_SIZE register. If the value was provided by the Video Timing Controller core, read out ACTIVE_SIZE register value from the VTC core again, and make sure that the TIMING_LOCKED flag is set in the VTC core. Otherwise, using Vivado Lab Tools, measure the number EOL pulses between subsequent SOF pulses. | | s_axis_video_tready<br>stuck low, the<br>upstream core cannot<br>send data. | During initialization, line-, and frame-flushing, the core keeps its s_axis_video_tready input low. Afterwards, the core should assert s_axis_video_tready automatically. Is m_axis_video_tready low? If so, the core cannot send data downstream, and the internal FIFOs are full. | | m_axis_video_tvalid<br>stuck low, the<br>downstream core is<br>not receiving data | <ul> <li>No data is generated during the first two lines of processing.</li> <li>If the programmed active number of pixels per line is radically smaller than the actual line length, the core drops most of the pixels waiting for the (s_axis_video_tlast) End-of-line signal. Check the ERROR register.</li> </ul> | | Generated SOF signal (m_axis_video_tuser0) signal misplaced. | Check the ERROR register. | | Generated EOL signal (m_axis_video_tl ast) signal misplaced. | Check the ERROR register. | Table C-2: Troubleshooting AXI4-Stream Interface (Cont'd) | Symptom | Solution | |------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Data samples lost<br>between Upstream<br>core and this core.<br>Inconsistent EOL and/<br>or SOF periods<br>received. | <ul> <li>Are the Master and Slave AXI4-Stream interfaces in the same clock domain?</li> <li>Is proper clock-domain crossing logic instantiated between the upstream core and this core (Asynchronous FIFO)?</li> <li>Did the design meet timing?</li> <li>Is the frequency of the clock source driving the ACLK pin lower than the reported Fmax reached?</li> </ul> | | Data samples lost<br>between Downstream<br>core and this core.<br>Inconsistent EOL and/<br>or SOF periods<br>received. | <ul> <li>Are the Master and Slave AXI4-Stream interfaces in the same clock domain?</li> <li>Is proper clock-domain crossing logic instantiated between the upstream core and this core (Asynchronous FIFO)?</li> <li>Did the design meet timing?</li> <li>Is the frequency of the clock source driving the ACLK pin lower than the reported Fmax reached?</li> </ul> | If the AXI4-Stream communication is healthy, but the data seems corrupted, the next step is to find the correct configuration for this core. #### **Other Interfaces** Table C-3 describes how to troubleshoot third-party interfaces. **Table C-3:** Troubleshooting Third-Party Interfaces | Symptom | Solution | |---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Severe color<br>distortion or<br>color-swap when<br>interfacing to<br>third-party video IP. | Verify that the color component logical addressing on the AXI4-Stream TDATA signal is in according to <i>Data Interface</i> in Chapter 2. If misaligned: In HDL, break up the TDATA vector to constituent components and manually connect the slave and master interface sides. | | Severe color<br>distortion or<br>color-swap when<br>processing video | Unless the particular software driver was developed with the AXI4-Stream TDATA signal color component assignments described in <i>Data Interface</i> in Chapter 2 in mind, there are no guarantees that the software correctly identifies bits corresponding to color components. | | written to external memory using the AXI-VDMA core. | Verify that the color component logical addressing TDATA is in alignment with the data format expected by the software drivers reading/writing external memory. If misaligned: In HDL, break up the TDATA vector to constituent components, and manually connect the slave and master interface sides. | # **Application Software Development** # **Programmer Guide** The software API is provided to allow easy access to the Image Edge Enhancement AXI4-Lite registers defined in Table 2-4. To utilize the API functions, the following two header files must be included in the user C code: ``` #include "enhance.h" #include "xparameters.h" ``` The hardware settings of your system, including the base address of your Image Edge Enhancement core, are defined in the xparameters.h file. The enhance.h file contains the macro function definitions for controlling the Image Edge Enhancement core. For examples on API function calls and integration into a user application, the drivers subdirectory of the core contains a file, example.c, in the enhance\_v7\_00\_a/example subfolder. This file is a sample C program that demonstrates how to use the Image Edge Enhancement core API. | Table D-1: | Image Fdge | Enhancement | Driver | Function | Definitions | |------------|--------------|-----------------|--------|-------------|-------------| | IUDIC D I. | IIIIage Luge | Lillianiccincin | | I WIICCIOII | DCHHHHHH | | Function Name and<br>Parameterization | Description | | |--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--| | ENHANCE_Enable<br>(uint32 BaseAddress) | Enables a Image Edge Enhancement instance. | | | ENHANCE_Disable<br>(uint32 BaseAddress) | Disables a Image Edge Enhancement instance. | | | ENHANCE_Reset<br>(uint32 BaseAddress) | Immediately resets a Image Edge Enhancement instance. The core stays in reset until the RESET flag is cleared. | | | ENHANCE_ClearReset<br>(uint32 BaseAddress) | Clears the reset flag of the core, which allows it to re-sync with the input video stream and return to normal operation. | | | ENHANCE_FSync_Reset<br>(uint32 BaseAddress) | Resets a Image Edge Enhancement instance at the end of the current frame being processed, or immediately if the core is not currently processing a frame. | | | ENHANCE_ReadReg<br>(uint32 BaseAddress, uint32<br>RegOffset) | Returns the 32-bit unsigned integer value of the register. Read the register selected by RegOffset. | | Table D-1: Image Edge Enhancement Driver Function Definitions (Cont'd) | Function Name and<br>Parameterization | Description | |----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | ENHANCE_WriteReg<br>(uint32 BaseAddress, uint32<br>RegOffset, uint32 Data) | Write the register selected by RegOffset. Data is the 32-bit value to write to the register. | | ENHANCE_RegUpdateEnable (uint32 BaseAddress) | Enables copying double buffered registers at the beginning of the next frame. Refer to Double Buffering for more information. | | ENHANCE_RegUpdateDisable (uint32 BaseAddress) | Disables copying double buffered registers at the beginning of the next frame. Refer to Double Buffering for more information. | #### **Software Reset** Software reset reinitializes registers of the AXI4-Lite control interface to their initial value, resets FIFOs, forces m\_axis\_video\_tvalid and s\_axis\_video\_tready to 0. ENHANCE\_Reset() and ENHANCE\_FSync\_Reset() reset the core immediately if the core is not currently processing a frame. If the core is currently processing a frame calling ENHANCE\_Reset(), or setting bit 30 of the CONTROL register to 1 will cause image tearing. After calling ENHANCE\_Reset(), the core remains in reset until ENHANCE\_ClearReset() is called. Calling ENHANCE\_FSync\_Reset() automates this reset process by waiting until the core finishes processing the current frame, then asserting the reset signal internally, keeping the core in reset only for 32 ACLK cycles, then deasserting the signal automatically. After calling ENHANCE\_FSync\_Reset(), it is not necessary to call ENHANCE\_ClearReset() for the core to return to normal operating mode. **IMPORTANT:** Calling ENHANCE\_FSync\_Reset() does not guarantee prompt, or real-time resetting of the core. If the AXI4-Stream communication is halted mid frame, the core will not reset until the upstream core finishes sending the current frame or starts a new frame. #### **Double Buffering** Registers GAIN\_H, GAIN\_V, GAIN\_D, GAIN\_LAP, and ACTIVE\_SIZE are double-buffered to ensure no image tearing happens if values are modified during frame processing. Values from the AXI4-Lite interface are latched into processor registers immediately after writing, and processor register values are copied into the active register set at the Start Of Frame (SOF) signal. Double-buffering decouples AXI4-Lite register updates from the AXI4-Stream processing, allowing software a large window of opportunity to update processing parameter values without image tearing. If multiple register values are changed during frame processing, simple double buffering would not guarantee that all register updates would take effect at the beginning of the same frame. Using a semaphore mechanism, the RegUpdateEnable() and RegUpdateDisable() functions allows synchronous commitment of register changes. The Image Edge Enhancement core will start using the updated ACTIVE\_SIZE and GAIN values only if the REGUPDATE flag of the CONTROL register is set (1), after the next Start-Of-Frame signal (s\_axis\_video\_tuser) is received. Therefore, it is recommended to disable the register update before writing multiple double-buffered registers, then enable register update when register writes are completed. #### **Reading and Writing Registers** Each software register that is defined in Table 2-7 has a constant that is defined in enhance. h which is set to the offset for that register listed in Table D-2. **RECOMMENDED:** Use the predefined register names instead of register values in the application software when accessing core registers. This will prevent any future updates to the Image Edge Enhancement drivers which may change register locations from negatively affecting the application dependent on the Image Edge Enhancement driver. Table D-2: Predefined Constants Defined in enhance.h | Constant Name Definition | Value | Target Register | |--------------------------|--------|-----------------| | ENHANCE_CONTROL | 0x0000 | CONTROL | | ENHANCE_STATUS | 0x0004 | STATUS | | ENHANCE_ERROR | 0x0008 | ERROR | | ENHANCE_IRQ_ENABLE | 0x000C | IRQ_ENABLE | | ENHANCE_VERSION | 0x0010 | VERSION | | ENHANCE_SYSDEBUG0 | 0x0014 | SYSDEBUG0 | | ENHANCE_SYSDEBUG1 | 0x0018 | SYSDEBUG1 | | ENHANCE_SYSDEBUG2 | 0x001C | SYSDEBUG2 | | ENHANCE_ACTIVE_SIZE | 0x0020 | ACTIVE_SIZE | | ENHANCE_GAIN_H | 0x0100 | GAIN_H | | ENHANCE_GAIN_V | 0x0104 | GAIN_V | | ENHANCE_GAIN_D | 0x0108 | GAIN_D | | ENHANCE_GAIN_LAP | 0x010C | GAIN_LAP | # Additional Resources ## **Xilinx Resources** For support resources such as Answers, Documentation, Downloads, and Forums, see the Xilinx Support website at: http://www.xilinx.com/support. For a glossary of technical terms used in Xilinx documentation, see: http://www.xilinx.com/support/documentation/sw\_manuals/glossary.pdf. For a comprehensive listing of Video and Imaging application notes, white papers, reference designs and related IP cores, see the Video and Imaging Resources page at: http://www.xilinx.com/esp/video/refdes\_listing.htm#ref\_des. #### References These documents provide supplemental material useful with this user guide: - 1. AXI Reference Guide (UG761) - 2. Vivado Design Suite Migration Methodology Guide (UG911) - 3. Vivado Design Suite User Documentation - 4. Vivado Design Suite User Guide: Designing with IP (UG896) # **Revision History** The following table shows the revision history for this document. | Date | Version | Revision | |------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------| | 10/19/2011 | 1.0 | Initial Xilinx release of Product Guide, replacing DS753 and UG831. | | 04/24/2012 | 2.0 | Updated for core version. Added Zynq-7000 devices, added AXI4-Stream interfaces, deprecated GPP interface. | | 07/25/2012 | 3.0 | Updated for core version. Added Vivado information. | | 10/16/2012 | 3.1 | Updated for core version and ISE 14.3 and Vivado 2012.3 design tools. Added Vivado test bench. | | 12/18/2012 | 3.2 | Updated for core version and ISE 14.4 and Vivado 2012.4 design tools. Updated resource numbers, Debugging appendix, and gain registers. | | 03/20/2013 | 4.0 | Updated for core version. Removed ISE chapters. | #### **Notice of Disclaimer** The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of the Limited Warranties which can be viewed at <a href="https://www.xilinx.com/warranty.htm">https://www.xilinx.com/warranty.htm</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in Critical Applications: <a href="https://www.xilinx.com/warranty.htm">https://www.xilinx.com/warranty.htm</a>#critapps. © Copyright 2011–2013 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.