

# LogiCORE IP LTE PUCCH Receiver v1.0

XMP156 August 15, 2011 Product Brief

#### Overview

The Xilinx<sup>®</sup> LogiCORE™ IP LTE Physical Uplink Control Channel (PUCCH) Receiver implements an AXI4-Stream compliant, high-performance, optimized block for the 3GPP TS 36.211 v9.00 Physical uplink control channel.

The data and control for the core are input on independent AXI4-Stream channels as slave interfaces and the resulting status is output via an AXI4-Stream master interface.

#### **Features**

- Drop-in module for Virtex<sup>®</sup>-5, Virtex-6, Virtex-7 and Kintex<sup>™</sup>-7 FPGAs
- AXI4-Stream compliant interfaces
- Physical Uplink Control Channel Receiver for 3GPP TS 36.211
- TDD/FDD compliant
- Supports 1, 2 or 4 antenna operation
- Supports all format types including Mixed Format
- Supports both Normal and Shortened slots
- Supports normal and extended Cyclic Prefix
- Fully optimized for speed and area
- Fully synchronous design using a single clock
- Bit-accurate C model
- Compliant with all required conformance tests (3GPP TS36.141 Base Station conformance testing)
- Customer demonstration testbench
- User guide available for detailed information on core usage.
- For use with Xilinx CORE Generator t<sup>™</sup> tool 13.1

| LogiCORE IP Facts                         |                                                                                                                                  |  |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|
| Core Specifics                            |                                                                                                                                  |  |
| Supported<br>Device Family <sup>(1)</sup> | Kintex-7, Virtex-7<br>Virtex-5, Virtex-6                                                                                         |  |
| Supported User<br>Interfaces              | AXI4-Stream                                                                                                                      |  |
| Provided with Core                        |                                                                                                                                  |  |
| Documentation                             | Product Brief<br>Product Specification<br>User Guide                                                                             |  |
| Design Files                              | Netlist and C model                                                                                                              |  |
| Example Design                            | N/A                                                                                                                              |  |
| Test Bench                                | VHDL                                                                                                                             |  |
| Constraints File                          | N/A                                                                                                                              |  |
| Simulation<br>Model                       | UniSim, VHDL and Verilog                                                                                                         |  |
| Tested Design Tools                       |                                                                                                                                  |  |
| Design Entry<br>Tools                     | CORE Generator tool 13.1<br>System Generator for DSP 13.1                                                                        |  |
| Simulation                                | Mentor Graphics ModelSim 6.6d<br>Cadence Incisive Enterprise Simulator (IES) 10.2<br>Synopsys VCS and VCS MX 2010.06<br>ISIM13.1 |  |
| Synthesis Tools                           | XST 13.1                                                                                                                         |  |
| Support                                   |                                                                                                                                  |  |
| Provided by Xilinx, Inc.                  |                                                                                                                                  |  |

For the complete list of supported devices, see the <u>release</u> <u>notes</u> for this core.

© Copyright 2011 Xilinx, Inc. XILINX, the Xilinx logo, Kintex, Virtex, Spartan, ISE and other designated brands included herein are trademarks of Xilinx in the United States and other countries. ARM is a registered trademark of ARM Limited. All other trademarks are the property of their respective owners.



## **Functional Description**

The LTE PUCCH Receiver core provides a receiver solution for the 3GPP 36.211 Physical Uplink Control Channel (PUCCH). The architecture has been designed to provide efficient use of the FPGA resources while also offering a low bandwidth processor interface to reduce system-level overhead. Timing critical operations are performed by the FPGA.

## **Additional Documentation and Supporting Materials**

A full data sheet and additional supporting materials (C models and accompanying user guide documentation) are available for this core. Access to this material may be requested by clicking on this registration link: www.xilinx.com/member/pucch\_eval/index.htm

#### References

- 1. 3GPP TS 36.211, v9.0.0 (2009-12), "Physical Channels and Modulation (Release 9)"
- 2. 3GPP TS 36.212, v9.0.0 (2009-12), "Multiplexing and channel coding (Release 9)"

# **Support**

Xilinx provides technical support for this LogiCORE IP product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support of product if implemented in devices that are not defined in the documentation, if customized beyond that allowed in the product documentation, or if changes are made to any section of the design labeled *DO NOT MODIFY*.

See the IP Release Notes Guide (XTP025) for further information on this core.

For each core, there is a master Answer Record that contains the Release Notes and Known Issues list for the core being used. The following information is listed for each version of the core:

- New Features
- Bug Fixes
- Known Issues

# **Ordering Information**

The LTE PUCCH Receiver core is provided under the <u>SignOnce IP Site License</u> and can be generated using the Xilinx CORE Generator software v13.1. The CORE Generator software is shipped with Xilinx ISE<sup>®</sup> Design Suite software.

To access the full functionality of the core, including simulation and FPGA bitstream generation, a full license must be obtained from Xilinx. For more information, visit the LTE UL PUCCH Receiver <u>product page</u>.

Contact your local Xilinx <u>sales representative</u> for pricing and availability of additional Xilinx LogiCORE IP modules and software. Information about additional Xilinx LogiCORE IP modules is available on the Xilinx <u>IP Center.</u>



## **Revision History**

| Date       | Version | Description of Revisions                         |
|------------|---------|--------------------------------------------------|
| 03/01/2011 | 1.0     | First release of the core.                       |
| 08/15/11   | 1.1     | Updated to include web registration information. |

#### **Notice of Disclaimer**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of the Limited Warranties which can be viewed at <a href="http://www.xilinx.com/warranty.htm">http://www.xilinx.com/warranty.htm</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in Critical Applications: <a href="https://www.xilinx.com/warranty.htm#critapps">https://www.xilinx.com/warranty.htm#critapps</a>.