## 7 Series FPGAs Integrated Block for PCI Express v2.1 # Product Guide for Vivado Design Suite PG054 June 19, 2013 ### **Table of Contents** #### **IP Facts** | Chapter 1: Overview | |------------------------------------------------| | Feature Summary | | Applications | | Licensing and Ordering Information | | Chapter 2: Product Specification | | Standards Compliance 1 | | Resource Utilization 1 | | Minimum Device Requirements | | Available Integrated Blocks for PCIe 1 | | Core Interfaces | | Transaction Interface 1 | | PCI Configuration Space 4 | | Chapter 3: Designing with the Core | | General Design Guidelines 4 | | Tandem Configuration | | Clocking | | Resets | | Protocol Layers | | FPGA Configuration | | Chapter 4: Customizing and Generating the Core | | Graphical User Interface (GUI) 19 | | Output Generation | | Chapter 5: Constraining the Core | | Required Constraint Modifications 22 | | Device, Package, and Speed Grade Selections | | Core I/O Assignments | | Core Physical Constraints | | Core Timing Constraints | 230 | |---------------------------------------------------------------------------|-----| | Relocating the Integrated Block Core | 230 | | Supported Core Pinouts | 231 | | Chapter 6: Getting Started Example Design | | | Directory and File Contents | 235 | | Example Design | | | Generating the Core | 247 | | Implementation | | | Simulation | 255 | | Chapter 7: Example Design and Model Test Bench for Endpoint Configuration | n | | Programmed Input/Output: Endpoint Example Design | 257 | | Root Port Model Test Bench for Endpoint | 272 | | Chapter 8: Example Design and Model Test Bench for Root Port Configuratio | n | | Configurator Example Design | 286 | | Endpoint Model Test Bench for Root Port | 292 | | Chapter 9: PIPE Mode Simulations | | | Appendix A: Migrating | | | Migration Considerations | 295 | | TRN to AXI Migration Considerations | 298 | | Appendix B: Debugging | | | Finding Help on Xilinx.com | 307 | | Debug Tools | 309 | | Simulation Debug | 313 | | Hardware Debug | 317 | | Appendix C: Managing Receive-Buffer Space for Inbound Completions | | | General Considerations and Concepts | 329 | | Methods of Managing Completion Space | 330 | | Appendix D: PCIE_2_1 Port Descriptions | | | Clock and Reset Interface | 336 | | Transaction Layer Interface | | | Block RAM Interface | 341 | | GTX Transceiver Interface | 342 | | | Configuration Management Interface | 349 | |---|----------------------------------------------------|-----| | | Dynamic Reconfiguration Port Interface | 380 | | | Debug Interface Ports | 380 | | | TL2 Interface Ports | 381 | | _ | Appendix E: Additional Resources Xilinx Resources | | | | Xilinx Resources | | | | | | | | References | | | | References | 383 | ### Introduction The 7 Series FPGAs Integrated Block for PCI Express® core is a scalable, high-bandwidth, and reliable serial interconnect building block for use with Xilinx Zynq®-7000 All Programmable SoC (System on a Chip), and 7 series FPGA families. The 7 Series Integrated Block for PCI Express (PCIe®) solution supports 1-lane, 2-lane, 4-lane, and 8-lane Endpoint and Root Port configurations at up to 5 Gb/s (Gen2) speeds, all of which are compliant with the *PCI Express Base Specification, rev. 2.1*. This solution supports the AMBA® AXI4-Stream interface for the customer user interface. With higher bandwidth per pin, low overhead, low latency, reduced signal integrity issues, and CDR architecture, the 7 Series Integrated Block for PCIe sets the industry standard for a high-performance, cost-efficient, third-generation I/O solution. The 7 Series Integrated Block for PCI Express solution is compatible with industry-standard application form factors such as the PCI Express Card Electromechanical (CEM) v2.0 and the PCI Industrial Computer Manufacturers Group (PICMG) 3.4 specifications. ### **Features** - High-performance, highly flexible, scalable, and reliable, general-purpose I/O core - Compliant with the PCI Express Base Specification, rev. 2.1 - Compatible with conventional PCI software model - Incorporates Xilinx Smart-IP technology to guarantee critical timing - Uses GTXE2 or GTPE2 transceivers for 7 series FPGA families - 2.5 GT/s and 5.0 GT/s line speeds - Supports 1-lane, 2-lane, 4-lane, and 8-lane operation - Elastic buffers and clock compensation - Automatic clock data recovery | LogiCORE IP Facts Table | | | | | | | |----------------------------------------------|-----------------------------------------------------------------|--|--|--|--|--| | Core Specifics | | | | | | | | Supported<br>Device<br>Family <sup>(1)</sup> | Zynq-7000, Virtex®-7, Kintex®-7, Artix®-7 | | | | | | | Supported<br>User Interfaces | AXI4-Stream | | | | | | | Resources | See Table 2-2. | | | | | | | | Provided with Core | | | | | | | Design Files | Verilog/VHDL <sup>(2)</sup> RTL Source<br>and Simulation Models | | | | | | | Example<br>Design | Verilog, VHDL | | | | | | | Test Bench | Verilog, VHDL | | | | | | | Constraints<br>File | XDC | | | | | | | Simulation<br>Model | Verilog, VHDL | | | | | | | Supported<br>S/W Driver | N/A | | | | | | | | Tested Design Flows <sup>(3)</sup> | | | | | | | Design Entry | Vivado™ Design Suite | | | | | | | Simulation | Mentor Graphics Questa® SIM<br>Vivado Simulator | | | | | | | Synthesis | Vivado Synthesis | | | | | | | | Support | | | | | | | Provide | Provided by Xilinx @ www.xilinx.com/support | | | | | | #### **Notes:** - 1. For a complete listing of supported devices, see the Vivado IP catalog. - 2. RTL source for the GTX wrapper is Verilog only. VHDL projects require mixed language mode simulators. - 3. For the supported versions of the tools, see the Xilinx Design Tools: Release Notes Guide. ### **Features (Continued)** - · Supports Endpoint and Root Port configurations - 8B/10B encode and decode - Supports Lane Reversal and Lane Polarity Inversion per PCI Express specification requirements - Standardized user interface - Supports AXI4-Stream interface - Easy-to-use packet-based protocol - Full-duplex communication - Back-to-back transactions enable greater link bandwidth utilization - Supports flow control of data and discontinuation of an in-process transaction in transmit direction - Supports flow control of data in receive direction - Compliant with PCI/PCI Express power management functions - Supports a maximum transaction payload of up to 1024 bytes - Supports Multi-Vector MSI for up to 32 vectors and MSI-X - Up-configure capability enables application driven bandwidth scalability - Compliant with PCI Express transaction ordering rules ### Overview Xilinx® 7 series FPGAs include three unified FPGA families that are all designed for lowest power to enable a common design to scale across families for optimal power, performance, and cost. The Artix®-7 family is optimized for lowest cost and absolute power for the highest volume applications. The Virtex®-7 family is optimized for highest system performance and capacity. The Kintex®-7 family is an innovative class of FPGAs optimized for the best price to performance. This document describes the function and operation of the 7 Series FPGAs Integrated Block for PCI Express®, including how to design, customize, and implement it. The 7 Series FPGAs Integrated Block for PCI Express core is a reliable, high-bandwidth, scalable serial interconnect building block. The core instantiates the 7 Series Integrated Block for PCI Express found in the 7 series FPGAs, and supports both Verilog and VHDL. This core simplifies the design process and reduces time to market. It is configurable for Endpoint and Root Port applications. This solution can be used in communication, multimedia, server and mobile platforms and enables applications such as high-end medical imaging, graphics intensive video games, DVD quality streaming video on the desktop, and 10 Gigabit Ethernet interface cards. Although the core is a fully verified solution, the challenge associated with implementing a complete design varies depending on the configuration and functionality of the application. **RECOMMENDED:** For the best results, previous experience building high-performance, pipelined FPGA designs using Xilinx implementation software and constraints files is recommended. ### **Feature Summary** The 7 Series Integrated Block for PCIe follows the *PCI Express Base Specification, rev. 2.1* [Ref 2] layering model, which consists of the Physical, Data Link, and Transaction Layers. The protocol uses packets to exchange information between layers. Packets are formed in the Transaction and Data Link Layers to carry information from the transmitting component to the receiving component. Necessary information is added to the packet being transmitted, which is required to handle the packet at specific layers. The functions of the protocol layers include: - Generating and processing of TLPs - Flow-control management - · Initialization and power management functions - Data protection - Error checking and retry functions - Physical link interface initialization - Maintenance and status tracking - Serialization, deserialization, and other circuitry for interface operation ### **Applications** The Xilinx 7 series FPGAs Integrated Block for PCI Express architecture enables a broad range of computing and communications target applications, emphasizing performance, cost, scalability, feature extensibility and mission-critical reliability. Typical applications include: - Data communications networks - Telecommunications networks - Broadband wired and wireless applications - Cross-connects - Network interface cards - Chip-to-chip and backplane interconnect - Crossbar switches - Wireless base stations ### **Licensing and Ordering Information** This Xilinx LogiCORE IP module is provided at no additional cost with the Xilinx Vivado™ Design Suite under the terms of the Xilinx End User License. Information about this and other Xilinx LogiCORE IP modules is available at the Xilinx Intellectual Property page. For information about pricing and availability of other Xilinx LogiCORE IP modules and tools, contact your local Xilinx sales representative. For more information, visit the <u>7 Series FPGAs Integrated Block for PCI Express product page</u>. ### **Product Specification** The 7 Series FPGAs Integrated Block for PCI Express® contains full support for 2.5 Gb/s and 5.0 Gb/s PCI Express Endpoint and Root Port configurations. For 8.0 Gb/s (Gen3) support, see *Virtex-7 FPGA Gen3 Integrated Block for PCI Express Product Guide (PG023)* [Ref 4], for device support and information on the Virtex®-7 FPGA Gen3 Integrated Block for PCI Express. Table 2-1 defines the Integrated Block for PCIe® solutions. Table 2-1: Product Overview | Product Name | User Interface Width | Supported Lane Widths | |------------------------------|----------------------|-----------------------------------| | 1-lane at 2.5 Gb/s, 5.0 Gb/s | 64 | x1 | | 2-lane at 2.5 Gb/s, 5.0 Gb/s | 64 | x1, x2 <sup>(1)</sup> | | 4-lane at 2.5 Gb/s, 5.0 Gb/s | 64, 128 | x1, x2, x4 <sup>(1),(2)</sup> | | 8-lane at 2.5 Gb/s, 5.0 Gb/s | 64, 128 | x1, x2, x4, x8 <sup>(1),(3)</sup> | #### Notes: - 1. See Link Training: 2-Lane, 4-Lane, and 8-Lane Components, page 145 for additional information. - 2. The x4 at 2.5 Gb/s option in the Vivado™ IP catalog provides only the 64-bit width interface. - 3. x8 at 5.0 Gb/s only available in the 128-bit width. The Xilinx 7 Series FPGAs Integrated Block for PCI Express core internally instantiates the 7 Series FPGAs Integrated Block for PCI Express (PCIE\_2\_1). The integrated block follows the PCI Express Base Specification layering model, which consists of the Physical, Data Link, and Transaction layers. The integrated block is compliant with the PCI Express Base Specification, rev. 2.1 [Ref 2]. Figure 2-1 illustrates these interfaces to the 7 Series FPGAs Integrated Block for PCI Express core: - System (SYS) interface - PCI Express (PCI\_EXP) interface - Configuration (CFG) interface - Transaction interface (AXI4-Stream) - Physical Layer Control and Status (PL) interface The core uses packets to exchange information between the various modules. Packets are formed in the Transaction and Data Link Layers to carry information from the transmitting component to the receiving component. Necessary information is added to the packet being transmitted, which is required to handle the packet at those layers. At the receiving end, each layer of the receiving element processes the incoming packet, strips the relevant information and forwards the packet to the next layer. As a result, the received packets are transformed from their Physical Layer representation to their Data Link Layer representation and the Transaction Layer representation. Figure 2-1: Top-Level Functional Blocks and Interfaces ### **Standards Compliance** The 7 Series FPGAs Integrated Block for PCI Express is compliant with the *PCI Express Base Specification, rev. 2.1* [Ref 2]. ### **Resource Utilization** Table 2-2 shows the resources for the core for Vivado Design Suite implementations. Table 2-2: Resources Used | Product | Interface<br>Width | GTXE1 | LUT <sup>(1)</sup> | FF <sup>(1)</sup> | RX Buffers<br>Size (KB) | TX Buffers<br>Size (KB) | CMPS <sup>(2)</sup><br>(Bytes) | Block<br>RAM | MMCMs | Clock<br>Buffers | |-------------------------------------|--------------------|-------|--------------------|-------------------|-------------------------|-------------------------|--------------------------------|--------------|-------|------------------| | 1-lane Gen1/<br>Gen2 <sup>(3)</sup> | 64-bit | 1 | 400 | 575 | | | | | | | | 2-lane Gen1/<br>Gen2 | 64-bit | 2 | 525 | 750 | | | | | | | | 4-lane Gen1 | 64-bit | 4 | 800 | 1100 | 4 and 32 <sup>(4)</sup> | 4.22 | 120 1024 | 2.16 | 1 | _ | | 4-lane Gen2 | 64-bit,<br>128-bit | 4 | 800 | 1300 | 4 and 32 | 4-32 | 128-1024 | 2-16 | 1 | 5 | | 8-lane, Gen1 | 64-bit,<br>128-bit | 8 | 1350 | 2275 | | | | | | | | 8-lane, Gen2 | 128-bit | 8 | 1450 | 2600 | | | | | | | #### Notes - 1. Numbers are for the default core configuration. Actual LUT and FF utilization values vary based on specific configurations. - 2. Capability Maximum Payload Size (CMPS). - 3. Gen1 speeds are 2.5 Gb/s. Gen2 speeds are 5.0 Gb/s. - 4. For 128 and 256 Max Payload Size (MPS), 4 KB and 8 KB. For 512 MPS, 8KB and 16KB. For 1024 MPS, 16 KB and 32 KB. ### **Minimum Device Requirements** Table 2-3 lists the minimum device requirements for 7 Series Integrated Block for PCIe configurations. **Table 2-3:** Core Configurations | | | Zynq®-7000<br>Devices | | Virtex®-7 FPGAs | Kintex®-7 FPGAs | Artix®-7<br>FPGAs <sup>(2)</sup> | | |------------------------------------------------------|--------------------------------|---------------------------|------------------|------------------|-----------------|--------------------------------------------------------------------------------------------------------------|----------------------| | | | ZC7030<br>ZC7045 | XC7VX485T | ХС7V585Т | XC7V2000T | XC7K480T<br>XC7K420<br>XC7K410T<br>XC7K355T<br>XC7K325T<br>XCK7160T <sup>(1)</sup><br>XC7K70T <sup>(1)</sup> | XC7A100T<br>XC7A200T | | Number of Integrated Blocks for PCIe (see Table 2-4) | | 1 | 4 | 3 | 4 | 1 | 1 | | | Gen1 (2.5 Gb/s) | 1-4 or 1-8 <sup>(4)</sup> | 1-8 | 1-8 | 1-8 | 1-8 | 1–4 | | Lanes | Gen2 (5.0 Gb/s) | 1-4 or 1-8 <sup>(4)</sup> | 1-8 | 1–8 | 1-8 | 1-8 | 1–4 | | | Gen3 (8.0 Gb/s) <sup>(3)</sup> | _ | _ | _ | _ | _ | _ | | | x1-x4 Gen1 | -1, -2, -3, -2L | -1, -2, -3, -2L | -1, -2, -3, -2L | -1, -2, -2L | -1, -2, -3, -2L | -1, -2, -3,<br>-2L | | Speed Grade | x8 Gen1 | -1, -2, -3, -2L | -1, -2, -3, -2L | -1, -2, -3, -2L | -1, -2, -2L | -1, -2, -3, -2L | NA | | | x1-x4 Gen2 | -1, -2, -3, -2L | -1, -2, -3, -2L | -1, -2, -3, -2L | -1, -2, -2L | -1, -2, -3, -2L | -2, -3 | | | x8 Gen2 | -2, -3, -2L (1V) | -2, -3, -2L (1V) | -2, -3, -2L (1V) | -2, -2L (1V) | -2, -3, -2L (1V) | NA | Table 2-3: Core Configurations (Cont'd) | | | Zynq®-7000<br>Devices | | Virtex®-7 FPGAs | | Kintex®-7 FPGAs | Artix®-7<br>FPGAs <sup>(2)</sup> | | |-----------------------------|------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------|------| | | | ZC7030<br>ZC7045 | XC7VX485T | XC7V585T | ХС7V2000Т | XC7K480T<br>XC7K420<br>XC7K410T<br>XC7K355T<br>XC7K325T<br>XCK7160T <sup>(1)</sup><br>XC7K70T <sup>(1)</sup> | XC7A100T<br>XC7A200T | | | | Gen1 | 1024 | 1024 | 1024 | 1024 | 1024 | 1024 | 1024 | | Maximum | Geni | 1024 | 1024 | 1024 | 1024 | 1024 | 1024 | | | Payload Size<br>MPS (Bytes) | x1–x4 Gen2 | 1024 | 1024 | 1024 | 1024 | 1024 | 1024 | | | | x8 Gen2 | 512 (-3)<br>256 (-2, -2L) | 512 (-3)<br>256 (-2, -2L) | 512 (-3)<br>256 (-2, -2L) | 512 (-3)<br>256 (-2, -2L) | 512 (-3)<br>256 (-2, -2L) | NA | | #### Notes: - 1. Kintex-7 FPGA FBG484 packages only support x1, x2, and x4 operation. - 2. Artix-7 devices only support x1, x2, and x4 operation. - 3. The 7 Series FPGAs Integrated Block for PCI Express does not support Gen3 operation. See *Virtex-7 FPGA Gen3 Integrated Block for PCI Express Product Guide (PG023)* [Ref 4], for device support and information on the Virtex-7 FPGA Gen3 Integrated Block for PCI Express. - 4. 1-4 lanes for 7030 devices, and 1-8 lanes for 7045 devices. ### **Available Integrated Blocks for PCIe** Table 2-4 lists which 7 series Integrated Blocks are available for use in FPGAs containing multiple blocks. In some cases, not all blocks can be targeted due to lack of bonded transceiver sites adjacent to the Integrated Block. Table 2-4: Available Integrated Blocks for PCIe | Device Selection | | | Integrated Block for PCIe Location | | | | | | |------------------|-----------|-------------------------------|------------------------------------|------|------|------|----------|--| | Device | | Package | X0Y0 | X0Y1 | X0Y2 | X1Y0 | X1Y1 | | | 7un a 7000 | ZC7030 | | ✓ | | | | | | | Zynq-7000 | ZC7045 | | ✓ | | | | | | | | XC7VX485T | FFG1157<br>FFG1761<br>FFG1930 | | | | 1 | 1 | | | Virtex-7 | | FFG1158<br>FFG1927 | 1 | ✓ | | / | <b>✓</b> | | | Till CON 7 | VC7\/E9ET | FFG1157 | | 1 | 1 | | | | | | XC7V585T | FFG1761 | ✓ | 1 | ✓ | | | | | | VC7V2000T | FHG1761 | ✓ | 1 | 1 | | | | | | XC7V2000T | FLG1925 | 1 | 1 | | | | | Table 2-4: Available Integrated Blocks for PCIe (Cont'd) | Device Selection | | | Integrated Block for PCIe Location | | | | | | |------------------|----------|---------|------------------------------------|------|------|------|------|--| | D | )evice | Package | X0Y0 | X0Y1 | X0Y2 | X1Y0 | X1Y1 | | | | XC7K480T | | ✓ | | | | | | | | XC7K420 | | ✓ | | | | | | | | XC7K410T | | ✓ | | | | | | | Kintex-7 | XC7K355T | | ✓ | | | | | | | | XC7K325T | | ✓ | | | | | | | | XCK7160T | | ✓ | | | | | | | | XC7K70T | | ✓ | | | | | | | Artix-7 | XC7A100T | | ✓ | | | | | | | | XC7A200T | | ✓ | | | | | | ### **Core Interfaces** The 7 Series FPGAs Integrated Block for PCI Express core includes top-level signal interfaces that have sub-groups for the receive direction, transmit direction, and signals common to both directions. ### **System Interface** The System (SYS) interface consists of the system reset signal (sys\_rst\_n) and the system clock signal (sys\_clk), as described in Table 2-5. Table 2-5: System Interface Signals | Function | Signal Name | Direction | Description | |--------------|-------------|-----------|-----------------------------------------------------------------------------------------------------------------| | System Reset | sys_rst_n | Input | Asynchronous signal. sys_rst_n must be asserted for at least 1500 ns during power on and warm reset operations. | | System Clock | sys_clk | Input | Reference clock: Selectable frequency<br>100 MHz, 125 MHz, or 250 MHz. | Some 7 series devices do not have 3.3 V I/Os available. Therefore the appropriate level shift is required to operate with these devices that contain only 1.8 V banks. The system reset signal is an asynchronous input. The assertion of sys\_rst\_n causes a hard reset of the entire core. The system reset signal is a 3.3 V signal. The system input clock must be 100 MHz, 125 MHz, or 250 MHz, as selected in the Vivado™ IP catalog clock and reference signals. ### **PCI Express Interface** The PCI Express (PCI\_EXP) interface consists of differential transmit and receive pairs organized in multiple lanes. A PCI Express lane consists of a pair of transmit differential signals (pci\_exp\_txp, pci\_exp\_txn) and a pair of receive differential signals (pci\_exp\_rxp, pci\_exp\_rxn). The 1-lane core supports only Lane 0, the 2-lane core supports lanes 0-1, the 4-lane core supports lanes 0-3, and the 8-lane core supports lanes 0-7. Transmit and receive signals of the PCI\_EXP interface are defined in Table 2-6. Table 2-6: PCI Express Interface Signals for 1-, 2-, 4- and 8-Lane Cores | Lane<br>Number | Name | Direction | Description | |----------------|--------------|-----------|-----------------------------------------------------------------| | 1-Lane Co | res | | | | 0 | pci_exp_txp0 | Output | PCI Express Transmit Positive: Serial Differential Output 0 (+) | | | pci_exp_txn0 | Output | PCI Express Transmit Negative: Serial Differential Output 0 (–) | | | pci_exp_rxp0 | Input | PCI Express Receive Positive: Serial Differential Input 0 (+) | | | pci_exp_rxn0 | Input | PCI Express Receive Negative: Serial Differential Input 0 (–) | | 2-Lane Co | res | ! | | | 0 | pci_exp_txp0 | Output | PCI Express Transmit Positive: Serial Differential Output 0 (+) | | | pci_exp_txn0 | Output | PCI Express Transmit Negative: Serial Differential Output 0 (–) | | | pci_exp_rxp0 | Input | PCI Express Receive Positive: Serial Differential Input 0 (+) | | | pci_exp_rxn0 | Input | PCI Express Receive Negative: Serial Differential Input 0 (–) | | 1 | pci_exp_txp1 | Output | PCI Express Transmit Positive: Serial Differential Output 1 (+) | | | pci_exp_txn1 | Output | PCI Express Transmit Negative: Serial Differential Output 1 (–) | | | pci_exp_rxp1 | Input | PCI Express Receive Positive: Serial Differential Input 1 (+) | | | pci_exp_rxn1 | Input | PCI Express Receive Negative: Serial Differential Input 1 (–) | | 4-Lane Co | res | ı | | | 0 | pci_exp_txp0 | Output | PCI Express Transmit Positive: Serial Differential Output 0 (+) | | | pci_exp_txn0 | Output | PCI Express Transmit Negative: Serial Differential Output 0 (–) | | | pci_exp_rxp0 | Input | PCI Express Receive Positive: Serial Differential Input 0 (+) | | | pci_exp_rxn0 | Input | PCI Express Receive Negative: Serial Differential Input 0 (–) | | 1 | pci_exp_txp1 | Output | PCI Express Transmit Positive: Serial Differential Output 1 (+) | | | pci_exp_txn1 | Output | PCI Express Transmit Negative: Serial Differential Output 1 (–) | | | pci_exp_rxp1 | Input | PCI Express Receive Positive: Serial Differential Input 1 (+) | | | pci_exp_rxn1 | Input | PCI Express Receive Negative: Serial Differential Input 1 (–) | | 2 | pci_exp_txp2 | Output | PCI Express Transmit Positive: Serial Differential Output 2 (+) | | | pci_exp_txn2 | Output | PCI Express Transmit Negative: Serial Differential Output 2 (–) | | | pci_exp_rxp2 | Input | PCI Express Receive Positive: Serial Differential Input 2 (+) | | | pci_exp_rxn2 | Input | PCI Express Receive Negative: Serial Differential Input 2 (–) | Table 2-6: PCI Express Interface Signals for 1-, 2-, 4- and 8-Lane Cores (Cont'd) | Lane<br>Number | Name | Direction | Description | |----------------|--------------|-----------|-----------------------------------------------------------------| | 3 | pci_exp_txp3 | Output | PCI Express Transmit Positive: Serial Differential Output 3 (+) | | | pci_exp_txn3 | Output | PCI Express Transmit Negative: Serial Differential Output 3 (–) | | | pci_exp_rxp3 | Input | PCI Express Receive Positive: Serial Differential Input 3 (+) | | | pci_exp_rxn3 | Input | PCI Express Receive Negative: Serial Differential Input 3 (–) | | 8-Lane Co | res | * | | | 0 | pci_exp_txp0 | Output | PCI Express Transmit Positive: Serial Differential Output 0 (+) | | | pci_exp_txn0 | Output | PCI Express Transmit Negative: Serial Differential Output 0 (–) | | | pci_exp_rxp0 | Input | PCI Express Receive Positive: Serial Differential Input 0 (+) | | | pci_exp_rxn0 | Input | PCI Express Receive Negative: Serial Differential Input 0 (–) | | 1 | pci_exp_txp1 | Output | PCI Express Transmit Positive: Serial Differential Output 1 (+) | | | pci_exp_txn1 | Output | PCI Express Transmit Negative: Serial Differential Output 1 (–) | | | pci_exp_rxp1 | Input | PCI Express Receive Positive: Serial Differential Input 1 (+) | | | pci_exp_rxn1 | Input | PCI Express Receive Negative: Serial Differential Input 1 (–) | | 2 | pci_exp_txp2 | Output | PCI Express Transmit Positive: Serial Differential Output 2 (+) | | | pci_exp_txn2 | Output | PCI Express Transmit Negative: Serial Differential Output 2 (–) | | | pci_exp_rxp2 | Input | PCI Express Receive Positive: Serial Differential Input 2 (+) | | | pci_exp_rxn2 | Input | PCI Express Receive Negative: Serial Differential Input 2 (–) | | 3 | pci_exp_txp3 | Output | PCI Express Transmit Positive: Serial Differential Output 3 (+) | | | pci_exp_txn3 | Output | PCI Express Transmit Negative: Serial Differential Output 3 (–) | | | pci_exp_rxp3 | Input | PCI Express Receive Positive: Serial Differential Input 3 (+) | | | pci_exp_rxn3 | Input | PCI Express Receive Negative: Serial Differential Input 3 (–) | | 4 | pci_exp_txp4 | Output | PCI Express Transmit Positive: Serial Differential Output 4 (+) | | | pci_exp_txn4 | Output | PCI Express Transmit Negative: Serial Differential Output 4 (–) | | | pci_exp_rxp4 | Input | PCI Express Receive Positive: Serial Differential Input 4 (+) | | | pci_exp_rxn4 | Input | PCI Express Receive Negative: Serial Differential Input 4 (–) | | 5 | pci_exp_txp5 | Output | PCI Express Transmit Positive: Serial Differential Output 5 (+) | | | pci_exp_txn5 | Output | PCI Express Transmit Negative: Serial Differential Output 5 (–) | | | pci_exp_rxp5 | Input | PCI Express Receive Positive: Serial Differential Input 5 (+) | | | pci_exp_rxn5 | Input | PCI Express Receive Negative: Serial Differential Input 5 (–) | | 6 | pci_exp_txp6 | Output | PCI Express Transmit Positive: Serial Differential Output 6 (+) | | | pci_exp_txn6 | Output | PCI Express Transmit Negative: Serial Differential Output 6 (–) | | | pci_exp_rxp6 | Input | PCI Express Receive Positive: Serial Differential Input 6 (+) | | | pci_exp_rxn6 | Input | PCI Express Receive Negative: Serial Differential Input 6 (–) | Table 2-6: PCI Express Interface Signals for 1-, 2-, 4- and 8-Lane Cores (Cont'd) | Lane<br>Number | Name | Direction | Description | |----------------|--------------|-----------|-----------------------------------------------------------------| | 7 | pci_exp_txp7 | Output | PCI Express Transmit Positive: Serial Differential Output 7 (+) | | | pci_exp_txn7 | Output | PCI Express Transmit Negative: Serial Differential Output 7 (–) | | | pci_exp_rxp7 | Input | PCI Express Receive Positive: Serial Differential Input 7 (+) | | | pci_exp_rxn7 | Input | PCI Express Receive Negative: Serial Differential Input 7 (–) | For more information about PCI Express clocking and reset, see PCI Express Clocking and PCI Express Reset in Chapter 6, "Use Model" of the 7 Series FPGAs GTX/GTH Transceivers User Guide (UG476) [Ref 10]. ### **Transaction Interface** The Transaction interface provides a mechanism for the user design to generate and consume TLPs. The signal names and signal descriptions for this interface are shown in Table 2-7, Table 2-9, and Table 2-10. #### **Common Interface** Table 2-7 describes the common interface signals. **Table 2-7:** Common Transaction Interface Signals | Name | Direction | Description | |----------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | user_clk_out | Output | Transaction Clock: Transaction, Configuration, and Physical Layer Control and Status Interface operations are referenced to and synchronous with the rising edge of this clock. This signal is active after power-on, and sys_rst_n has no effect on it. This signal is guaranteed to be stable at the selected operating frequency only after user_reset_out is deasserted. The user_clk_out clock output is a fixed frequency configured in the CORE Generator tool. This signal does not change frequencies in case of link recovery or training down. See Table 2-8 for recommended and optional frequencies. | | user_reset_out | Output | Transaction Reset: User logic interacting with the Transaction and Configuration interfaces must use user_reset_out to return to its quiescent state. This signal is deasserted synchronously with respect to user_clk_out, and is deasserted and asserted asynchronously with sys_rst_n assertion. This signal is asserted for core in-band reset events such as Hot Reset or Link Disable. | Table 2-7: Common Transaction Interface Signals (Cont'd) | Name | Direction | Description | |---------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | user_Ink_up | Output | Transaction Link Up: Transaction link-up is asserted when the core and the connected upstream link partner port are ready and able to exchange data packets. Transaction link-up is deasserted when the core and link partner are attempting to establish communication, or when communication with the link partner is lost due to errors on the transmission channel. This signal is also deasserted when the core is driven to Hot Reset or Link Disable state by the link partner, and all TLPs stored in the core are lost. This signal is not deasserted while in the Recovery state, but is deasserted if Recovery fails. | | fc_ph[7:0] | Output | Posted Header Flow Control Credits: The number of Posted Header FC credits for the selected flow control type. | | fc_pd[11:0] | Output | Posted Data Flow Control Credits: The number of Posted Data FC credits for the selected flow control type. | | fc_nph[7:0] | Output | Non-Posted Header Flow Control Credits: The number of Non-Posted Header FC credits for the selected flow control type. | | fc_npd[11:0] | Output | Non-Posted Data Flow Control Credits: The number of Non-Posted Data FC credits for the selected flow control type. | | fc_cplh[7:0] | Output | Completion Header Flow Control Credits: The number of Completion Header FC credits for the selected flow control type. | | fc_cpld[11:0] | Output | Completion Data Flow Control Credits: The number of Completion Data FC credits for the selected flow control type. | | fc_sel[2:0] | Input | Flow Control Informational Select: Selects the type of flow control information presented on the fc_* signals. Possible values: • 000: Receive buffer available space • 001: Receive credits granted to the link partner • 010: Receive credits consumed • 100: Transmit user credits available • 101: Transmit credit limit • 110: Transmit credits consumed | Table 2-8: Recommended and Optional Transaction Clock (user\_clk\_out) Frequencies | Product | Link Speed<br>(Gb/s) | Interface Width <sup>(1)</sup><br>(Bits) | Recommended<br>Frequency (MHz) | Optional<br>Frequency (MHz) | |---------|----------------------|------------------------------------------|--------------------------------|-----------------------------| | 1-lane | 2.5 | 64 | 62.5 | 31.25, 125, 250 | | 1-lane | 5 | 64 | 62.5 | 125, 250 | | 2-lane | 2.5 | 64 | 62.5 | 125, 250 | | 2-lane | 5 | 64 | 125 | 250 | | 4-lane | 2.5 | 64 | 125 | 250 | | 4-lane | 5 | 64 | 250 | - | | 4-lane | 5 | 128 | 125 | - | | 8-lane | 2.5 | 64 | 250 | - | | 8-lane | 2.5 | 128 | 125 | 250 | Table 2-8: Recommended and Optional Transaction Clock (user\_clk\_out) Frequencies (Cont'd) | Product | Link Speed<br>(Gb/s) | Interface Width <sup>(1)</sup> (Bits) | Recommended<br>Frequency (MHz) | Optional<br>Frequency (MHz) | |---------|----------------------|---------------------------------------|--------------------------------|-----------------------------| | 8-lane | 5 | 128 | 250 | - | #### Notes: 1. Interface Width is a static selection and does not change with dynamic Link Speed changes. #### **Transmit Interface** Table 2-9 defines the transmit (TX) interface signals. The bus s\_axis\_tx\_tuser consists of unrelated signals. Both the mnemonics and TSUSER signals are used throughout this document. For example, the Transmit Source Discontinue signal is referenced as: (tsrc\_dsc)s\_axis\_tx\_tuser[3]. **Table 2-9:** Transmit Interface Signals | Name | Mnemonic | Direction | Description | on | |------------------------------------------------------------------------------------|----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | s_axis_tx_tlast | | Input | Transmit End-of-Frame (EOF): Sig<br>Valid only along with assertion o | | | s_axis_tx_tdata[W-1:0] | | Input | Transmit Data: Packet data to be | transmitted. | | | | | Product | Data Bus Width<br>(W) | | | | | 1-lane (2.5 Gb/s and 5.0 Gb/s) | 64 | | | | | 2-lane (2.5 Gb/s and 5.0 Gb/s) | 64 | | | | | 4-lane (2.5 Gb/s and 5.0 Gb/s) | 64 or 128 | | | | | 8-lane (2.5 Gb/s and 5.0 Gb/s) | 64 or 128 | | s_axis_tx_tkeep[7:0] (64-bit interface) s_axis_tx_tkeep[15:0] (128-bit interface) | | Input | Transmit Data Strobe: Determine valid on s_axis_tx_tdata[W-1:0] d (s_axis_tx_tvalid and s_axis_tx_tree Bit 0 corresponds to the least si s_axis_tx_tdata and bit 7 (64-bit) correspond to the most significa • s_axis_tx_tkeep[0] == 1b, s_axi • s_axis_tx_tkeep[7] == 0b, s_axis valid When s_axis_tx_tlast is not assert are 0xff (64-bit) or 0xffff (12) When s_axis_tx_tlast is asserted, • 64-bit: only 0x0f and 0xff are 128-bit: 0x000f, 0x00ff, 0x0 | uring a given beat ady both asserted). gnificant byte on and bit 15(128-bit) nt byte, for example: s_tx_tdata[7:0] is valid s_tx_tdata[63:56] is not ed, the only valid values 8-bit). valid values are: e valid | | s_axis_tx_tvalid | | Input | Transmit Source Ready: Indicates<br>Application is presenting valid do | | Table 2-9: Transmit Interface Signals (Cont'd) | Name | Mnemonic | Direction | Description | |--------------------|-----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | s_axis_tx_tready | | Output | Transmit Destination Ready: Indicates that the core is ready to accept data on s_axis_tx_tdata. The simultaneous assertion of s_axis_tx_tvalid and s_axis_tx_tready marks the successful transfer of one data beat on s_axis_tx_tdata. | | s_axis_tx_tuser[3] | t_src_dsc | Input | Transmit Source Discontinue: Can be asserted any time starting on the first cycle after SOF. Assert s_axis_tx_tlast simultaneously with (tx_src_dsc)s_axis_tx_tuser[3]. | | tx_buf_av[5:0] | | Output | Transmit Buffers Available: Indicates the number of free transmit buffers available in the core. Each free transmit buffer can accommodate one TLP up to the supported Maximum Payload Size (MPS). The maximum number of transmit buffers is determined by the supported MPS and block RAM configuration selected. (See Core Buffering and Flow Control, page 96.) | | tx_err_drop | | Output | Transmit Error Drop: Indicates that the core discarded a packet because of a length violation or, when streaming, data was not presented on consecutive clock cycles. | | s_axis_tx_tuser[2] | tx_str | Input | Transmit Streamed: Indicates a packet is presented on consecutive clock cycles and transmission on the link can begin before the entire packet has been written to the core. Commonly referred as transmit cut-through mode. | | tx_cfg_req | | Output | Transmit Configuration Request: Asserted when the core is ready to transmit a Configuration Completion or other internally generated TLP. | | tx_cfg_gnt | | Input | Transmit Configuration Grant: Asserted by the User Application in response to tx_cfg_req, to allow the core to transmit an internally generated TLP. The tx_cfg_req signal is always deasserted after the core-generated packet has been serviced before another request is made. Therefore, user designs can look for the rising edge of tx_cfg_req to determine when to assert tx_cfg_gnt. Holding tx_cfg_gnt deasserted after tx_cfg_req allows user-initiated TLPs to be given a higher priority of transmission over core-generated TLPs. Asserting tx_cfg_gnt for one clock cycle when tx_cfg_req is asserted causes the next packet output to be the internally generated packet of the core. In cases where there is no buffer space to store the internal packet, tx_cfg_req remains asserted even after tx_cfg_gnt has been asserted. The user design does not need to assert tx_cfg_gnt again because the initial assertion has been captured. If the user does not wish to alter the prioritization of the transmission of internally generated TLPs, this signal can be continuously asserted. | Table 2-9: Transmit Interface Signals (Cont'd) | Name | Mnemonic | Direction | Description | |--------------------|-------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | s_axis_tx_tuser[1] | tx_err_fwd | Input | Transmit Error Forward: This input marks the current packet in progress as error-poisoned. It can be asserted any time between SOF and EOF, inclusive. The tx_err_fwd signal must not be asserted if (tx_str)s_axis_tx_tuser[2] is asserted. | | s_axis_tx_tuser[0] | tx_ecrc_gen | Input | Transmit ECRC Generate: Causes the end-to-end cyclic redundancy check (ECRC) digest to be appended. This input must be asserted at the beginning of the TLP. | #### **Receive Interface** Table 2-10 defines the receive (RX) interface signals. The bus $m_axis_tx_tuser$ consists of unrelated signals. Mnemonics for these signals are used throughout this document in place of the TUSER signal names. Table 2-10: Receive Interface Signals | Name | Mnemonic | Direction | Description | | |------------------------|----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------| | m_axis_rx_tlast | | Output | Receive End-of-Frame (EOF): Signal packet. Valid only if m_axis_rx_asserted. | | | m_axis_rx_tdata[W-1:0] | | Output | Receive Data: Packet data being re m_axis_rx_tvalid is also asser When a Legacy Interrupt is sent fr the ENABLE_MSG_ROUTE attribute 11'b00000001000 in order to se toggling along with m_axis_rx_m_axis_rx_tkeep and m_axis_ | rted. com the Endpoint, e should be set to ee this signal tdata, | | | | | Product | Data Bus Width<br>(W) | | | | | 1-lane (2.5 Gb/s and 5.0 Gb/s) | 64 | | | | | 2-lane (2.5 Gb/s and 5.0 Gb/s) | 64 | | | | | 4-lane (2.5 Gb/s and 5.0 Gb/s) | 64 or 128 | | | | | 8-lane (2.5 Gb/s and 5.0 Gb/s) | 64 or 128 | | | | | 128-bit interface only: Unlike the Ts_axis_tx_tdata[127:0], rec begin on either the upper QWORI m_axis_rx_tdata[127:64] or m_axis_rx_tdata[63:0] of th description of is_sof and (rx_im_axis_rx_tuser[14:10] m_axis_rx_tuser[21:17] for | eived TLPs can O lower QWORD e bus. See the Ls_sof [4:0]) | Table 2-10: Receive Interface Signals (Cont'd) | Name | Mnemonic | Direction | Description | |----------------------------------------------------|----------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | m_axis_rx_tkeep[7:0]<br>(64-bit interface only) | | Output | Receive Data Strobe: Determines which data bytes are valid on m_axis_rx_tdata[63:0] during a given beat (m_axis_rx_tvalid and m_axis_rx_tready both asserted). Bit 0 corresponds to the least significant byte on m_axis_rx_tdata and bit 7 correspond to the most significant byte, for example: • m_axis_rx_tkeep[0] == 1b, m_axis_rx_tdata[7:0] is valid • m_axis_rx_tdata[7:0] is valid • m_axis_rx_tdata[63:56] is not valid When m_axis_rx_tlast is not asserted, the only valid value is 0xff. When m_axis_rx_tlast is asserted, valid values are: • 64-bit:, only 0x0f and 0xff are valid | | m_axis_rx_tuser[14:10]<br>(128-bit interface only) | rx_is_sof[4:0] | Output | Indicates the start of a new packet header in m_axis_rx_tdata: Bit 4: Asserted when a new packet is present Bit 0-3: Indicates byte location of start of new packet, binary encoded Valid values: • 5'b10000 = SOF at AXI byte 0 (DWORD 0) m_axis_rx_tdata[7:0] • 5'b11000 = SOF at AXI byte 8 (DWORD 2) m_axis_rx_tdata[71:64] • 5'b000000 = No SOF present | | m_axis_rx_tuser[21:17]<br>(128-bit interface only) | rx_is_eof[4:0] | Output | <pre>Indicates the end of a packet in m_axis_rx_tdata: Bit 4: Asserted when a packet is ending Bit 0-3: Indicates byte location of end of the packet, binary encoded Valid values: • 5'b10011 = EOF at AXI byte 3 (DWORD 0) m_axis_rx_tdata[31:24] • 5'b10111 = EOF at AXI byte 7 (DWORD 1) m_axis_rx_tdata[63:56] • 5'b11011 = EOF at AXI byte 11 (DWORD 2) m_axis_rx_tdata[95:88] • 5'b11111 = EOF at AXI byte 15 (DWORD 3) m_axis_rx_tdata[127:120] • 5'b00011 = No EOF present</pre> | Table 2-10: Receive Interface Signals (Cont'd) | Name | Mnemonic | Direction | Description | |---------------------------|-------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | m_axis_rx_tuser[1] | rx_err_fwd | Output | Receive Error Forward: 64-bit interface: When asserted, marks the packet in progress as error-poisoned. Asserted by the core for the entire length of the packet. 128-bit interface: When asserted, marks the current packet in progress as error-poisoned. Asserted by the core for the entire length of the packet. If asserted during a straddled data transfer, applies to the packet that is beginning. | | m_axis_rx_tuser[0] | rx_ecrc_err | Output | Receive ECRC Error: Indicates the current packet has an ECRC error. Asserted at the packet EOF. | | m_axis_rx_tvalid | | Output | Receive Source Ready: Indicates that the core is presenting valid data on m_axis_rx_tdata. | | m_axis_rx_tready rx_np_ok | | Input | Receive Destination Ready: Indicates that the User Application is ready to accept data on m_axis_rx_tdata. The simultaneous assertion of m_axis_rx_tvalid and m_axis_rx_tready marks the successful transfer of one data beat on s_axis_tx_tdata. For a Root port configuration, when a Legacy Interrupt is sent from the Endpoint, the ENABLE_MSG_ROUTE attribute should be set to 11'b00000001000 in order to see this signal toggling along with m_axis_rx_tdata, m_axis_rx_tkeep and m_axis_rx_tuser Receive Non-Posted OK: The User Application asserts this signal when it is ready to accept Non-Posted Request TLPs. rx_np_ok must be deasserted when the User Application cannot process received Non-Posted TLPs, so that these can be buffered within the receive queue of the core. In this case, Posted and Completion TLPs received after the Non-Posted TLPs | | | | | bypass the blocked TLPs. When the User Application approaches a state where it is unable to service Non-Posted Requests, it must deassert rx_np_ok two clock cycle before the core asserts m_axis_rx_tlast of the next-to-last Non-Posted TLP the User Application can accept. | | rx_np_req | | Input | Receive Non-Posted Request: When asserted, requests one non-posted TLP from the core per user_clk cycle. If the User Application can process received Non-Posted TLPs at the line rate, this signal can be constantly asserted. If the User Application is not requesting Non-Posted packets, received Posted and Completion TLPs bypass waiting Non-Posted TLPs. | Table 2-10: Receive Interface Signals (Cont'd) | Name | Mnemonic | Direction | Description | |------------------------|-----------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | m_axis_rx_tuser[9:2] | rx_bar_hit[7:0] | Output | Receive BAR Hit: Indicates BAR(s) targeted by the current receive transaction. Asserted from the beginning of the packet to m_axis_rx_tlast. • (rx_bar_hit[0])m_axis_rx_tuser[2]: BAR0 | | | | | <ul><li>(rx_bar_hit[1])m_axis_rx_tuser[3]: BAR1</li><li>(rx_bar_hit[2])m_axis_rx_tuser[4]: BAR2</li></ul> | | | | | <ul><li>(rx_bar_hit[3])m_axis_rx_tuser[5]: BAR3</li><li>(rx_bar_hit[4])m_axis_rx_tuser[6]: BAR4</li><li>(rx_bar_hit[5])m_axis_rx_tuser[7]: BAR5</li></ul> | | | | | • (rx_bar_hit[6])m_axis_rx_tuser[8]: Expansion ROM Address | | | | | If two BARs are configured into a single 64-bit address, both corresponding rx_bar_hit bits are asserted. | | | | | m_axis_rx_tuser[8:4] are not applicable to Root Port configurations. | | | | | m_axis_rx_tuser[9] is reserved for future use. | | m_axis_rx_tuser[16:15] | | | Reserved | ### **Physical Layer Interface** The Physical Layer (PL) interface enables the user design to inspect the status of the Link and Link Partner and control the Link State. Table 2-11 describes the signals for the PL interface. **Table 2-11: Physical Layer Interface Signals** | Name | Direction | Description | |----------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pl_initial_link_width[2:0] | Output | Initial Negotiated Link Width: Indicates the link width after the PCI Express port has achieved the first successful link training. Initial Negotiated Link Width represents the widest link width possible during normal operation of the link, and can be equal to or smaller than the capability link width (smaller of the two) supported by link partners. This value is reset when the core is reset or the LTSSM goes through the Detect state. Otherwise the value remains the same. • 000: Link not trained • 001: 1-Lane link • 010: 2-Lane link • 011: 4-Lane link • 100: 8-Lane link | | pl_phy_lnk_up | Output | Physical Layer Link Up Status: Indicates the physical layer link up status. | Table 2-11: Physical Layer Interface Signals (Cont'd) | Name | Direction | Description | |--------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pl_lane_reversal_mode[1:0] | Output | Lane Reversal Mode: Indicates the current Lane Reversal mode. • 00: No reversal • 01: Lanes 1:0 reversed • 10: Lanes 3:0 reversed • 11: Lanes 7:0 reversed | | pl_link_gen2_cap | Output | Link Gen2 Capable: Indicates that the PCI Express link is 5.0 Gb/s (Gen 2) speed capable (both the Link Partner and the Device are Gen 2 capable) • 0: Link is not Gen2 Capable • 1: Link is Gen2 Capable | | pl_link_partner_gen2_supported | Output | Link Partner Gen2 Capable: Indicates if the PCI Express link partner advertises 5.0 Gb/s (Gen2) capability. Valid only when user_lnk_up is asserted. • 0: Link partner not Gen2 capable • 1: Link partner is Gen2 capable | | pl_link_upcfg_cap | Output | Link Upconfigure Capable: Indicates the PCI Express link is Upconfigure capable. Valid only when user_lnk_up is asserted. • 0: Link is not Upconfigure capable • 1: Link is Upconfigure capable | | pl_sel_lnk_rate | Output | Current Link Rate: Reports the current link speed. Valid only when user_lnk_up is asserted. 0: 2.5 Gb/s 1: 5.0 Gb/s | | pl_sel_lnk_width[1:0] | Output | Current Link Width: Reports the current link width. Valid only when user_lnk_up is asserted. 00: 1-Lane link 01: 2-Lane link 10: 4-Lane link 11: 8-Lane link | Table 2-11: Physical Layer Interface Signals (Cont'd) | Name | Direction | Description | |---------------------|-----------|------------------------------------------------------------| | pl_ltssm_state[5:0] | Output | LTSSM State: Shows the current LTSSM state (hex). | | | | 0, 1: Detect Quiet | | | | 2, 3: Detect Active | | | | 4: Polling Active | | | | 5: Polling Configuration | | | | 6: Polling Compliance, Pre_Send_EIOS | | | | 7: Polling Compliance, Pre_Timeout | | | | 8: Polling Compliance, Send_Pattern | | | | 9: Polling Compliance, Post_Send_EIOS | | | | A: Polling Compliance, Post_Timeout | | | | B: Configuration Linkwidth, State 0 | | | | C: Configuration Linkwidth, State 1 | | | | D: Configuration Linkwidth, Accept 0 | | | | E: Configuration Linkwidth, Accept 1 | | | | F: Configuration Lanenum Wait | | | | 10: Configuration Lanenum, Accept | | | | 11: Configuration Complete x1 | | | | 12: Configuration Complete x2 | | | | 13: Configuration Complete x4 | | | | 14: Configuration Complete x8 | | | | 15: Configuration Idle | | | | 16: LO | | | | 17: L1 Entry0 | | | | 18: L1 Entry1 | | | | 19: L1 Entry2 (also used for the L2/L3 Ready pseudo state) | | | | 1A: L1 Idle | | | | 1B: L1 Exit | | | | 1C: Recovery Rcvrlock | | | | 1D: Recovery Rcvrcfg | Table 2-11: Physical Layer Interface Signals (Cont'd) | Name | Direction | Description | |------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pl_ltssm_state[5:0] (Cont'd) | Output | 1E: Recovery Speed_0 1F: Recovery Speed_1 20: Recovery Idle 21: Hot Reset 22: Disabled Entry 0 23: Disabled Entry 1 24: Disabled Entry 2 25: Disabled Idle 26: Root Port, Configuration, Linkwidth State 0 27: Root Port, Configuration, Linkwidth State 1 28: Root Port, Configuration, Linkwidth State 2 29: Root Port, Configuration, Link Width Accept 0 2A: Root Port, Configuration, Link Width Accept 1 2B: Root Port, Configuration, Lanenum_Wait 2C: Root Port, Configuration, Lanenum_Accept 2D: Timeout To Detect 2E: Loopback Entry0 2F: Loopback Entry1 30: Loopback Active0 31: Loopback Exit0 32: Loopback Master Entry0 | | pl_rx_pm_state[1:0] | Output | RX Power Management State: Indicates the RX Power Management State: 00: RX Not in L0s 01: RX L0s Entry 10: RX L0s Idle 11: RX L0s FTS | | pl_tx_pm_state[2:0] | Output | TX Power Management State: Indicates the TX Power Management State: 000: TX not in L0s 001: TX L0s Entry0 010: TX L0s Entry1 011: TX L0s Entry2 100: TX L0s Idle 101: TX L0s FTS0 110: TX L0s FTS1 111: TX L0s FTS2 | | pl_directed_link_auton | Input | Directed Autonomous Link Change: Specifies the reason for directed link width and speed change. This must be used in conjunction with pl_directed_link_change[1:0], pl_directed_link_speed, and pl_directed_link_width[1:0] inputs. • 0: Link reliability driven • 1: Application requirement driven (autonomous) | Table 2-11: Physical Layer Interface Signals (Cont'd) | Name | Direction | Description | |------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pl_directed_link_change[1:0] | Input | Directed Link Change Control: Directs the PCI Express Port to initiate a link width and/or speed change. Link change operation must be initiated when user_lnk_up is asserted. For a Root Port, pl_directed_link_change must not be set to 10 or 11 unless the attribute RP_AUTO_SPD = 11. • 00: No change • 01: Link width • 10: Link speed • 11: Link width and speed (level-triggered) | | pl_directed_link_speed | Input | Directed Target Link Speed: Specifies the target link speed for a directed link change operation, in conjunction with the pl_directed_link_change[1:0] input. The target link speed must not be set High unless the pl_link_gen2_capable output is High. • 0: 2.5 Gb/s • 1: 5.0 Gb/s | | pl_directed_link_width[1:0] | Input | Directed Target Link Width: Specifies the target link width for a directed link change operation, in conjunction with pl_directed_link_change[1:0] input. Encoding Target Link Width: • 00: 1-Lane link • 01: 2-Lane link • 10: 4-Lane link • 11: 8-Lane link | | pl_directed_change_done | Output | Directed Link Change Done: Indicates to the user that the directed link speed change or directed link width change is done. | | pl_upstream_prefer_deemph | Input | Endpoint Preferred Transmitter De-emphasis: Enables the Endpoint to control de-emphasis used on the link at 5.0 Gb/s speeds. pl_upstream_prefer_deemph can be changed in conjunction with pl_directed_link_speed and pl_directed_link_change[1:0] inputs when transitioning from 2.5 Gb/s to 5.0 Gb/s data rates. Value presented on pl_upstream_prefer_deemph depends upon the property of PCI Express physical interconnect channel in use. • 0: -6 dB de-emphasis recommended for short, reflection dominated channels. • 1: -3.5 dB de-emphasis recommended for long, loss dominated channels. | Table 2-12: Role-Specific Physical Layer Interface Signals: Endpoint | Name | Direction | Description | |---------------------|-----------|------------------------------------------------------------------------------------| | pl_received_hot_rst | Output | Hot Reset Received: Indicates that an in-band hot reset command has been received. | Table 2-13: Role-Specific Physical Layer Interface Signals: Root Port | Name | Direction | Description | |-----------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pl_transmit_hot_rst | Input | Transmit Hot Reset: Active-High. Directs the PCI Express Port to transmit an In-Band Hot Reset. | | pl_downstream_deemph_source | Input | Root Port Preferred Transmitter De-emphasis: Enables the Root Port to control de-emphasis used on the link at 5.0 Gb/s speeds. O: Use Upstream link partner preferred de-emphasis. 1: Use Selectable de-emphasis value from Link Control 2 register. | ### **Configuration Interface** The Configuration (CFG) interface enables the user design to inspect the state of the Endpoint for PCIe configuration space. The user provides a 10-bit configuration address, which selects one of the 1024 configuration space doubleword (DWORD) registers. The Endpoint returns the state of the selected register over the 32-bit data output port. Table 2-14 defines the Configuration interface signals. See Design with Configuration Space Registers and Configuration Interface, page 108 for usage. **Table 2-14:** Configuration Interface Signals | Name | Direction | Description | |-----------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_mgmt_do[31:0] | Output | Configuration Data Out: A 32-bit data output port used to obtain read data from the configuration space inside the core. | | cfg_mgmt_rd_wr_done | Output | Configuration Read Write Done: Read-write done signal indicates a successful completion of the user configuration register access operation. • For a user configuration register read operation, this signal validates the cfg_mgmt_do[31:0] data-bus value. • For a user configuration register write operation, the assertion indicates completion of a successful write operation. | | cfg_mgmt_di[31:0] | Input | Configuration Data In: A 32-bit data input port used to provide write data to the configuration space inside the core. | | cfg_mgmt_dwaddr[9:0] | Input | Configuration DWORD Address: A 10-bit address input port used to provide a configuration register DWORD address during configuration register accesses. | | cfg_mgmt_byte_en[3:0] | Input | Configuration Byte Enable: Byte enables for configuration register write access. | | cfg_mgmt_wr_en | Input | Configuration Write Enable: Write enable for configuration register access. | Table 2-14: Configuration Interface Signals (Cont'd) | Name | Direction | Description | |--------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_mgmt_rd_en | Input | Configuration Read Enable: Read enable for configuration register access. | | cfg_mgmt_wr_readonly | Input | Management Write Readonly Bits: Write enable to treat<br>any ReadOnly bit in the current Management Write as a<br>RW bit, not including bits set by attributes, reserved bits,<br>and status bits. | | cfg_status[15:0] | Output | Configuration Status: Status register from the Configuration Space Header. Not supported. | | cfg_command[15:0] | Output | Configuration Command: Command register from the Configuration Space Header. | | cfg_dstatus[15:0] | Output | Configuration Device Status: Device status register from the PCI Express Capability Structure. | | cfg_dcommand[15:0] | Output | Configuration Device Command: Device control register from the PCI Express Capability Structure. | | cfg_dcommand2[15:0] | Output | Configuration Device Command 2: Device control 2 register from the PCI Express Capability Structure. | | cfg_lstatus[15:0] | Output | Configuration Link Status: Link status register from the PCI Express Capability Structure. | | cfg_lcommand[15:0] | Output | Configuration Link Command: Link control register from the PCI Express Capability Structure. | | cfg_aer_ecrc_gen_en | Output | Configuration AER - ECRC Generation Enable: AER Capability and Control Register bit 6. When asserted, indicates that ECRC Generation has been enabled by the host. | | cfg_aer_ecrc_check_en | Output | Configuration AER - ECRC Check Enable: AER Capability and Control Register bit 8. When asserted, indicates that ECRC Checking has been enabled by the host. | | cfg_pcie_link_state[2:0] | Output | PCI Express Link State: This encoded bus reports the PCI Express Link State information to the user. • 000: "L0" • 001: "PPM L1" • 010: "PPM L2/L3 Ready" • 011: "PM_PME" • 100: "in or transitioning to/from ASPM L0s" • 101: "transitioning to/from PPM L1" • 110: "transition to PPM L2/L3 Ready" • 111: Reserved | | cfg_trn_pending | Input | User Transaction Pending: If asserted, sets the Transactions Pending bit in the Device Status Register. <b>Note</b> : You must assert this input if the User Application has not received a completion to an upstream request. | | cfg_dsn[63:0] | Input | Configuration Device Serial Number: Serial Number<br>Register fields of the Device Serial Number extended<br>capability. | Table 2-14: Configuration Interface Signals (Cont'd) | Name | Direction | Description | |---------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_pmcsr_pme_en | Output | PMCSR PME Enable: PME_En bit (bit 8) in the Power Management Control/Status Register. | | cfg_pmcsr_pme_status | Output | PMCSR PME_Status: PME_Status bit (bit 15) in the Power Management Control/Status Register. | | cfg_pmcsr_powerstate[1:0] | Output | PMCSR PowerState: PowerState bits (bits 1:0) in the Power Management Control/Status Register. | | cfg_pm_halt_aspm_l0s | Input | Halt ASPM L0s: When asserted, it prevents the core from going into ASPM L0s. If the core is already in L0s, it causes the core to return to L0. cfg_pm_force_state, however, takes precedence over this input. | | cfg_pm_halt_aspm_l1 | Input | Halt ASPM L1: When asserted, it prevents the core from going into ASPM L1 <sup>(1)</sup> . If the core is already in L1, it causes the core to return to L0. cfg_pm_force_state, however, takes precedence over this input. | | cfg_pm_force_state[1:0] | Input | Force PM State: Forces the Power Management State machine to attempt to stay in or move to the desired state. | | | | • 00: Move to or stay in L0 | | | | • 01: Move to or stay in PPM L1 | | | | <ul> <li>10: Move to or stay in ASPM L0s</li> <li>11: Move to or stay in ASPM L1<sup>(1)</sup></li> </ul> | | cfg_pm_force_state_en | Input | Force PM State Transition Enable: Enables the transition to/stay in the desired Power Management state, as indicated by cfg_pm_force_state. If attempting to move to a desired state, cfg_pm_force_state_en must be held asserted until cfg_pcie_link_state indicates a move to the desired state. | | cfg_received_func_lvl_rst | Output | Received Function Level Reset: Indicates when the Function Level Reset has been received (FLR Configuration Register has been set). | | | | <b>Note:</b> This feature is not supported in this core. DEV_CAP_FUNCTION_LEVEL_RESET_CAPABLE is always set to FALSE, and this port is unused. | | cfg_vc_tcvc_map[6:0] | Output | Configuration VC Resource Control TC/VC Map:<br>Indicates whether TCs 1 through 7 are valid for VC0. | | cfg_msg_received | Output | Message Received: Active-High. Notifies the user that a Message TLP was received on the Link. | | cfg_msg_data[15:0] | Output | Message Requester ID: The Requester ID of the Message was received. Valid only along with assertion of cfg_msg_received. | #### Notes: 1. ASPM L1 is unsupported in the 7 Series Integrated Block for PCIe. Table 2-15: Role-Specific Configuration Interface Signals: Endpoint | Name | Direction | Description | |--------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_bus_number[7:0] | Output | Configuration Bus Number: Provides the assigned bus number for the device. The User Application must use this information in the Bus Number field of outgoing TLP requests. Default value after reset is 00h. Refreshed whenever a Type 0 Configuration Write packet is received. | | cfg_device_number[4:0] | Output | Configuration Device Number: Provides the assigned device number for the device. The User Application must use this information in the Device Number field of outgoing TLP requests. Default value after reset is 00000b. Refreshed whenever a Type 0 Configuration Write packet is received. | | cfg_function_number[2:0] | Output | Configuration Function Number: Provides the function number for the device. The User Application must use this information in the Function Number field of outgoing TLP request. Function number is hardwired to 000b. | | cfg_to_turnoff | Output | Configuration To Turnoff: Output that notifies the user that a PME_TURN_Off message has been received and the CMM starts polling the cfg_turnoff_ok input coming in from the user. After cfg_turnoff_ok is asserted, CMM sends a PME_To_Ack message to the upstream device. | | cfg_turnoff_ok | Input | Configuration Turnoff OK: The User Application can assert this to notify the Endpoint that it is safe to turn off power. | | cfg_pm_wake | Input | Configuration Power Management Wake: A one-clock cycle assertion informs the core to generate and send a Power Management Wake Event (PM_PME) Message TLP to the upstream link partner. Note: The user is required to assert this input only under stable link conditions as reported on the cfg_pcie_link_state[2:0] bus. Assertion of this signal when the PCI Express link is in transition results in incorrect behavior on the PCI Express link. | Table 2-15: Role-Specific Configuration Interface Signals: Endpoint (Cont'd) | Name | Direction | Description | |------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_msg_received_pm_as_nak | Output | Received Power Management Active State NAK<br>Message: Indicates that a PM_AS_NAK<br>Message was received on the link. | | cfg_msg_received_setslotpowerlimit | Output | Received Set Slot Power Limit: Indicates that a Set Slot Power Limit Message was received on the link. The data of the Set Slot Power Limit Message is delivered on the cfg_msg_data output. | Table 2-16: Role-Specific Configuration Interface Signals: Root Port | Name | Direction | Description | |--------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_ds_bus_number[7:0] | Input | Configuration Downstream Bus Number: Provides the bus number (Requester ID) of the Downstream Port. This is used in TLPs generated inside the core and does not affect the TLPs presented on the AXI4-Stream interface. | | cfg_ds_device_number[4:0] | Input | Configuration Downstream Device Number: Provides the device number (Requester ID) of the Downstream Port. This is used in TLPs generated inside the core and does not affect the TLPs presented on the Transaction interface. | | cfg_ds_function_number[2:0] | Input | Configuration Downstream Function Number: Provides the function number (Requester ID) of the Downstream Port. This is used in TLPs generated inside the core and does not affect the TLPs presented on the Transaction interface. | | cfg_wr_rw1c_as_rw | Input | Configuration Write RW1C Bit as RW: Indicates that the current write operation should treat any RW1C bit as a RW bit. Normally, a RW1C bit is cleared by writing a 1 to it, and can normally only be set by internal core conditions. However, during a configuration register access operation with this signal asserted, for every bit on cfg_di that is 1, the corresponding RW1C configuration register bit is set to 1. A value of 0 on cfg_di during this operation has no effect, and non-RW1C bits are unaffected regardless of the value on cfg_di. | | cfg_msg_received_err_cor | Output | Received ERR_COR Message: Active-High. Indicates that the core received an ERR_COR Message. Valid only along with assertion of cfg_msg_received. The Requester ID of this Message Transaction is provided on cfg_msg_data[15:0]. | | cfg_msg_received_err_non_fatal | Output | Received ERR_NONFATAL Message: Active-High. Indicates that the core received an ERR_NONFATAL Message. Valid only along with assertion of cfg_msg_received. The Requester ID of this Message Transaction is provided on cfg_msg_data[15:0]. | Table 2-16: Role-Specific Configuration Interface Signals: Root Port (Cont'd) | Name | Direction | Description | |---------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_msg_received_err_fatal | Output | Received ERR_FATAL Message: Active-High. Indicates that the core received an ERR_FATAL Message. Valid only along with assertion of cfg_msg_received. The Requester ID of this Message Transaction is provided on cfg_msg_data[15:0]. | | cfg_pm_send_pme_to | Input | Configuration Send Turn-off: Asserting this active-Low input causes the Root Port to send Turn Off Message. When the link partner responds with a Turn Off Ack, this is reported on cfg_msg_received_pme_to_ack, and the final transition to L3 Ready is reported on cfg_pcie_link_state. Tie-off to 1 for Endpoint. | | cfg_msg_received_err_pme_to_ack | Output | Received PME_TO_Ack Message: Active-High. Indicates that the core received an PME_TO_Ack Message. Valid only along with assertion of cfg_msg_received. The Requester ID of this Message Transaction is provided on cfg_msg_data[15:0]. | | cfg_msg_received_assert_inta | Output | Received Assert_INTA Message: Active-High. Indicates that the core received an Assert INTA Message. Valid only along with assertion of cfg_msg_received. The Requester ID of this Message Transaction is provided on cfg_msg_data[15:0]. | | cfg_msg_received_assert_intb | Output | Received Assert_INTB Message: Active-High. Indicates that the core received an Assert_INTB Message. Valid only along with assertion of cfg_msg_received. The Requester ID of this Message Transaction is provided on cfg_msg_data[15:0]. | | cfg_msg_received_assert_intc | Output | Received Assert_INTC Message: Active-High. Indicates that the core received an Assert_INTC Message. Valid only along with assertion of cfg_msg_received. The Requester ID of this Message Transaction is provided on cfg_msg_data[15:0]. | | cfg_msg_received_assert_intd | Output | Received Assert_INTD Message: Active-High. Indicates that the core received an Assert_INTD Message. Valid only along with assertion of cfg_msg_received. The Requester ID of this Message Transaction is provided on cfg_msg_data[15:0]. | | cfg_msg_received_deassert_inta | Output | Received Deassert_INTA Message: Active-High. Indicates that the core received a Deassert_INTA Message. Valid only along with assertion of cfg_msg_received. The Requester ID of this Message Transaction is provided on cfg_msg_data[15:0]. | | cfg_msg_received_deassert_intb | Output | Received Deassert_INTB Message: Active-High. Indicates that the core received a Deassert_INTB Message. Valid only along with assertion of cfg_msg_received. The Requester ID of this Message Transaction is provided on cfg_msg_data[15:0]. | Table 2-16: Role-Specific Configuration Interface Signals: Root Port (Cont'd) | Name | Direction | Description | |--------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_msg_received_deassert_intc | Output | Received Deassert_INTC Message: Active-High. Indicates that the core received a Deassert_INTC Message. Valid only along with assertion of cfg_msg_received. The Requester ID of this Message Transaction is provided on cfg_msg_data[15:0]. | | cfg_msg_received_deassert_intd | Output | Received Deassert_INTD Message: Active-High. Indicates that the core received a Deassert_INTD Message. Valid only along with assertion of cfg_msg_received. The Requester ID of this Message Transaction is provided on cfg_msg_data[15:0]. | | cfg_msg_received_pm_pme | Output | Received PME Message: Indicates that a Power Management Event Message was received on the link. | ### **Interrupt Interface Signals** Table 2-17 defines the Interrupt interface signals. Table 2-17: Configuration Interface Signals: Interrupt Interface - Endpoint Only | Name | Direction | Description | |-----------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_interrupt | Input | Configuration Interrupt: Interrupt-request signal. The User Application can assert this input to cause the selected interrupt message type to be transmitted by the core. The signal should be held High until cfg_interrupt_rdy is asserted. | | cfg_interrupt_rdy | Output | Configuration Interrupt Ready: Interrupt grant signal. The simultaneous assertion of cfg_interrupt_rdy and cfg_interrupt indicates that the core has successfully transmitted the requested interrupt message. | | cfg_interrupt_assert | Input | Configuration Legacy Interrupt Assert/Deassert Select: Selects between Assert and Deassert messages for Legacy interrupts when cfg_interrupt is asserted. Not used for MSI interrupts. Value Message Type 0 Assert 1 Deassert | | cfg_interrupt_di[7:0] | Input | Configuration Interrupt Data In: For MSIs, the portion of the Message Data that the Endpoint must drive to indicate the MSI vector number, if Multi-Vector Interrupts are enabled. The value indicated by cfg_interrupt_mmenable[2:0] determines the number of lower-order bits of Message Data that the Endpoint provides; the remaining upper bits of cfg_interrupt_di[7:0] are not used. For Single-Vector Interrupts, cfg_interrupt_di[7:0] is not used. For Legacy Interrupt messages (Assert_INTx, Deassert_INTx), only INTA (00h) is supported. | Table 2-17: Configuration Interface Signals: Interrupt Interface - Endpoint Only (Cont'd) | Name | Direction | Description | |-----------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_interrupt_do[7:0] | Output | Configuration Interrupt Data Out: The value of the lowest eight bits of the Message Data field in the MSI capability structure of the Endpoint. This value is provided for informational purposes and backwards compatibility. | | cfg_interrupt_mmenable[2:0] | Output | Configuration Interrupt Multiple Message Enable: This is the value of the Multiple Message Enable field and defines the number of vectors the system allows for multi-vector MSI. Values range from 000b to 101b. A value of 000b indicates that single-vector MSI is enabled, while other values indicate the number of lower-order bits that can be overridden by cfg_interrupt_di[7:0]. • 000: 0 bits • 001: 1 bit • 010: 2 bits • 101: 3 bits • 101: 5 bits | | cfg_interrupt_msienable | Output | Configuration Interrupt MSI Enabled: Indicates that MSI messaging is enabled. • 0: Only Legacy (INTX) interrupts or MSI-X Interrupts can be sent. • 1: Only MSI Interrupts should be sent. | | cfg_interrupt_msixenable | Output | <ul> <li>Configuration Interrupt MSI-X Enabled: Indicates that the MSI-X messaging is enabled.</li> <li>0: Only Legacy (INTX) interrupts or MSI Interrupts can be sent.</li> <li>1: Only MSI-X Interrupts should be sent.</li> </ul> | | cfg_interrupt_msixfm | Output | Configuration Interrupt MSI-X Function Mask: Indicates the state of the Function Mask bit in the MSI-X Message Control field. If 0, the Mask bit of each vector determines its masking. If 1, all vectors are masked, regardless of their per-vector Mask bit states. | | cfg_pciecap_interrupt_msgnum[4:0] | Input | Configuration PCIe Capabilities - Interrupt Message<br>Number: This input sets the Interrupt Message Number<br>field in the PCI Express Capability register. This input<br>value must be adjusted by the user if only MSI is enabled<br>and the host adjusts the Multiple Message Enable field<br>such that it invalidates the current value. | | cfg_interrupt_stat | Input | Configuration Interrupt Status: Causes the Interrupt Status bit to be set or cleared when the automatic setting of the Interrupt Status bit based on the Interrupt Interface inputs is disabled. | ### **Error Reporting Signals** Table 2-18 defines the User Application error-reporting signals. **Table 2-18:** User Application Error-Reporting Signals | Port Name | Direction | Description | |------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_err_ecrc | Input | ECRC Error Report: The user can assert this signal to report an ECRC error (end-to-end CRC). | | cfg_err_ur | Input | Configuration Error Unsupported Request: The user can assert this signal to report that an unsupported request was received. This signal is ignored if cfg_err_cpl_rdy is deasserted. | | cfg_err_cpl_timeout <sup>(1)</sup> | Input | Configuration Error Completion Timeout: The user can assert this signal to report a completion timed out. | | cfg_err_cpl_unexpect | Input | Configuration Error Completion Unexpected: The user can assert this signal to report that an unexpected completion was received. | | cfg_err_cpl_abort | Input | Configuration Error Completion Aborted: The user can assert this signal to report that a completion was aborted. This signal is ignored if cfg_err_cpl_rdy is deasserted. | | cfg_err_posted | Input | Configuration Error Posted: This signal is used to further qualify any of the cfg_err_* input signals. When this input is asserted concurrently with one of the other signals, it indicates that the transaction that caused the error was a posted transaction. | | cfg_err_cor <sup>(1)</sup> | Input | Configuration Error Correctable Error: The user can assert this signal to report that a correctable error was detected. | | cfg_err_atomic_egress_blocked | Input | Configuration Error AtomicOp Egress Blocked: The user asserts this signal to report that an Atomic TLP was blocked. | | cfg_err_internal_cor | Input | Configuration Error Corrected Internal: The user asserts this signal to report that an Internal error occurred and was corrected. This input is only sampled if AER is enabled. | | cfg_err_internal_uncor | Input | Configuration Error Uncorrectable Internal: The user asserts this signal to report that an Uncorrectable Internal error occurred. This input is only sampled if AER is enabled. | | cfg_err_malformed | Input | Configuration Error Malformed Error: The user asserts this signal to report a Malformed Error. | | cfg_err_mc_blocked | Input | Configuration Error MultiCast Blocked: The user asserts this signal to report that a Multicast TLP was blocked. | Table 2-18: User Application Error-Reporting Signals (Cont'd) | Port Name | Direction | Description | |------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_err_poisoned | Input | Configuration Error Poisoned TLP: The user can assert this signal to report that a Poisoned TLP was received. Normally, only used if attribute DISABLE_RX_POISONED_RESP=TRUE. | | cfg_err_no_recovery | Input | Configuration Error Cannot Recover: Used to further qualify the cfg_err_poisoned and cfg_err_cpl_timeout input signals. When this input is asserted concurrently with one of these signals, it indicates that the transaction that caused these errors cannot be recovered from. For a Completion Timeout, it means the user elects not to attempt the Request again. For a received Poisoned TLP, it means that the user cannot continue operation. In either case, assertion causes the corresponding error to not be regarded as ANFE. | | cfg_err_tlp_cpl_header[47:0] | Input | Configuration Error TLP Completion Header: Accepts the header information from the user when an error is signaled. This information is required so that the core can issue a correct completion, if required. This information should be extracted from the received error TLP and presented in the given format: [47:41] Lower Address [40:29] Byte Count [28:26] TC [25:24] Attr [23:8] Requester ID [7:0] Tag | | cfg_err_cpl_rdy | Output | Configuration Error Completion Ready: When asserted, this signal indicates that the core can accept assertions on cfg_err_ur and cfg_err_cpl_abort for Non-Posted Transactions. Assertions on cfg_err_ur and cfg_err_cpl_abort are ignored when cfg_err_cpl_rdy is deasserted. | | cfg_err_locked | Input | Configuration Error Locked: This signal is used to further qualify any of the cfg_err_* input signals. When this input is asserted concurrently with one of the other signals, it indicates that the transaction that caused the error was a locked transaction. This signal is for use in Legacy mode. If the user needs to signal an unsupported request or an aborted completion for a locked transaction, this signal can be used to return a Completion Locked with UR or CA status. Note: When not in Legacy mode, the core automatically returns a Completion Locked, if appropriate. | | cfg_err_aer_headerlog[127:0] | Input | Configuration Error AER Header Log: AER Header log for the signalled error. | Table 2-18: User Application Error-Reporting Signals (Cont'd) | Port Name | Direction | Description | |-------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_err_aer_headerlog_set | Output | Configuration Error AER Header Log Set: When asserted, indicates that Error AER Header Log is Set in the case of a Single Header implementation/Full in the case of a Multi-Header implementation and the header for user-reported error is not needed. | | cfg_aer_interrupt_msgnum[4:0] | Input | Configuration AER Interrupt Message Number: This input sets the AER Interrupt Message (Root Port only) Number field in the AER Capability - Root Error Status register. If AER is enabled, this input must be driven to a value appropriate for MSI or MSIx mode, whichever is enabled. This input value must be adjusted by the user if only MSI is enabled and the host adjusts the Multiple Message Enable field such that it invalidates the current value. | | cfg_err_acs | Input | Configuration Error ACS Violation: The user can assert this signal to report that an ACS Violation has occurred. | #### **Notes:** Table 2-19 defines the Error and Advanced Error Reporting Status of the 7 Series Integrated Block for PCIe when configured as a Root Port. **Table 2-19:** Error-Reporting Interface - Root Port Only | Name | Direction | Description | |-------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_bridge_serr_en | Output | Configuration Bridge Control – SERR Enable: When asserted, this enables the forwarding of Correctable, Non-Fatal, and Fatal errors, as set in the Bridge Control register bit 1. The user must enforce forwarding of these errors. | | cfg_slot_control_electromech_il_ctl_pulse | Output | Electromechanical Interlock Control:<br>Indicates that the Electromechanical<br>Interlock Control bit of the Slot Control<br>Configuration register was written with a '1'. | | cfg_root_control_syserr_corr_err_en | Output | System Error on Correctable Error Enable: Indicates the status of the System Error on Correctable Error Enable bit in the Root Control Configuration register. This enables the user logic to generate a System Error for reported Correctable Errors. | <sup>1.</sup> The user should assert these signals only if the device power state is D0. Asserting these signals in non-D0 device power states might result in an incorrect operation on the PCIe link. For additional information, see the PCI Express Base Specification, rev. 2.1, Section 5.3.1.2 [Ref 2]. Table 2-19: Error-Reporting Interface - Root Port Only (Cont'd) | Name | Direction | Description | |--------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_root_control_syserr_non_fatal_err_en | Output | System Error on Non-Fatal Error Enable: Indicates the status of the System Error on Non-Fatal Error Enable bit in the Root Control Configuration register. This enables the user logic to generate a System Error for reported Non-Fatal Errors. | | cfg_root_control_syserr_fatal_err_en | Output | System Error on Fatal Error Enable: Indicates the status of the System Error on Fatal Error Enable bit in the Root Control Configuration register. This enables the user logic to generate a System Error for reported Fatal Errors. | | cfg_root_control_pme_int_en | Output | PME Interrupt Enable: Indicates the status of<br>the PME Interrupt Enable bit in the Root<br>Control Configuration register. This enables<br>the user logic to generate an Interrupt for<br>received PME messages. | | cfg_aer_rooterr_corr_err_reporting_en | Output | AER Correctable Error Reporting Enable: Indicates status of the AER Correctable Error Reporting Enable bit in the AER Root Error Command configuration register. This bit enables the user logic to generate Interrupts for reported Correctable Errors. | | cfg_aer_rooterr_non_fatal_err_reporting_en | Output | AER Non-Fatal Error Reporting Enable:<br>Indicates status of the AER Non-Fatal Error<br>Reporting Enable bit in the AER Root Error<br>Command configuration register. This bit<br>enables the user logic to generate Interrupts<br>for reported Non-Fatal Errors. | | cfg_aer_rooterr_fatal_err_reporting_en | Output | AER Fatal Error Reporting Enable: Indicates status of the AER Fatal Error Reporting Enable bit in the AER Root Error Command configuration register. This bit enables the user logic to generate Interrupts for reported Fatal Errors. | | cfg_aer_rooterr_corr_err_received | Output | AER Correctable Error Message Received:<br>Indicates status of the AER Correctable Error<br>Message Received bit in the AER Root Error<br>Status configuration register. This bit<br>indicates that a Correctable Error message<br>was received. | a Fatal Error message was received. | Table 2 13. Little Reporting Interface | | , (50 4) | |----------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Name | Direction | Description | | cfg_aer_rooterr_non_fatal_err_received | Output | AER Non-Fatal Error Message Received:<br>Indicates status of the AER Non-Fatal Error<br>Message Received bit in the AER Root Error<br>Status configuration register. This bit<br>indicates that a Non-Fatal Error message was<br>received. | | cfg_aer_rooterr_fatal_err_received | Output | AER Fatal Error Message Received: Indicates status of the AER Fatal Error Message Received bit in the AER Root Error Status configuration register. This bit indicates that | Table 2-19: Error-Reporting Interface - Root Port Only (Cont'd) ## **Dynamic Reconfiguration Port Interface** The Dynamic Reconfiguration Port (DRP) interface allows for the dynamic change of FPGA configuration memory bits of the 7 Series FPGAs Integrated Block for PCI Express core. These configuration bits are represented as attributes for the PCIE\_2\_1 library primitive, which is instantiated as part of this core. Table 2-20 defines the DRP interface signals. For detailed usage information, see Using the Dynamic Reconfiguration Port Interface, page 147. | Table 2-20: | Dynamic Reconfig | uration Port | Interface Signals | |-------------|------------------|--------------|-------------------| | | | | | | Name | Direction | Description | |--------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pcie_drp_clk | Input | PCI Express DRP Clock: The rising edge of this signal is the timing reference for all the other DRP signals. Normally, drp_clk is driven with a global clock buffer. The maximum frequency is defined in the appropriate 7 Series FPGAs Data Sheet. | | pcie_drp_en | Input | PCI Express DRP Data Enable: When asserted, this signal enables a read or write operation. If drp_dwe is deasserted, it is a read operation, otherwise a write operation. For any given drp_clk cycle, all other input signals are not affected if drp_den is not active. | | pcie_drp_we | Input | PCI Express DRP Write Enable: When asserted, this signal enables a write operation to the port (see drp_den). | | pcie_drp_addr[8:0] | Input | PCI Express DRP Address Bus: The value on this bus specifies the individual cell that is written or read. The address is presented in the cycle that drp_den is active. | | pcie_drp_di[15:0] | Input | PCI Express DRP Data Input: The value on this bus is the data written to the addressed cell. The data is presented in the cycle that drp_den and drp_dwe are active, and is captured in a register at the end of that cycle, but the actual write occurs at an unspecified time before drp_drdy is returned. | Table 2-20: Dynamic Reconfiguration Port Interface Signals (Cont'd) | Name | Direction | Description | |-------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pcie_drp_rdy | Output | PCI Express DRP Ready: This signal is a response to drp_den to indicate that the DRP cycle is complete and another DRP cycle can be initiated. In the case of a DRP read, the drp_do bus must be captured on the rising edge of drp_clk in the cycle that drp_drdy is active. The earliest that drp_den can go active to start the next port cycle is the same clock cycle that drp_drdy is active. | | pcie_drp_do[15:0] | Output | PCI Express DRP Data Out: If drp_dwe was inactive when drp_den was activated, the value on this bus when drp_drdy goes active is the data read from the addressed cell. At all other times, the value on drp_do[15:0] is undefined. | # **Clocking Interface for Partial Reconfiguration** The clocking interface provided to the user supports Partial Reconfiguration by use of clocking external to the PCI Express design. Table 2-21 defines the clocking interface signals **Table 2-21:** Clocking Interface Signals | Name | Direction | Description | |-------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pipe_pclk_in | Input | Parallel clock used to synchronize data transfers across the parallel interface of the GTX transceiver. | | pipe_rxusrclk_in | Input | Provides a clock for the internal RX PCS datapath. | | pipe_rxoutclk_in | Input | Recommended clock output to the FPGA logic. | | pipe_dclk_in | Input | Dynamic reconfiguration clock. | | pipe_userclk1_in | Input | Optional user clock. | | pipe_userclk2_in | Input | Optional user clock. | | pipe_mmcm_lock_in | Input | Indicates if the MMCM is locked onto the source CLK. | | pipe_txoutclk_out | Output | Recommended clock output to the FPGA logic. | | pipe_rxoutclk_out | Output | Recommended clock output to the FPGA logic. | | pipe_pclk_sel_out | Output | Parallel clock select. | | pipe_gen3_out | Output | Indicates the PCI Express operating speed. | | pipe_mmcm_rst_n | | MMCM reset port. This port could be used by the upper layer to reset MMCM if error recovery is required. If the system detects the deassertion of MMCM lock, Xilinx recommends that you reset the MMCM. The recommended approach is to reset the MMCM after the MMCM input clock recovers (if MMCM reset occurs before the input reference clock recovers, the MMCM may never relock). After MMCM is reset, wait for MMCM to lock and then reset the PIPE Wrapper as normally done. Currently this port is tied high. | The Clocking architecture is described in detail in the Use Model chapter of the 7 Series FPGAs GTX/GTH Transceivers User Guide (UG476) [Ref 10]. # **PCI Configuration Space** The PCI configuration space consists of three primary parts, illustrated in Table 2-22. These include: - Legacy PCI v3.0 Type 0/1 Configuration Space Header - Type 0 Configuration Space Header used by Endpoint applications (see Table 2-23) - Type 1 Configuration Space Header used by Root Port applications (see Table 2-24) - Legacy Extended Capability Items - PCIe Capability Item - Power Management Capability Item - Message Signaled Interrupt (MSI) Capability Item - MSI-X Capability Item (optional) - PCIe Extended Capabilities - Device Serial Number Extended Capability Structure (optional) - Virtual Channel Extended Capability Structure (optional) - Vendor Specific Extended Capability Structure (optional) - Advanced Error Reporting Extended Capability Structure (optional) - Resizable BAR Extended Capability Structure (optional) The core implements up to four legacy extended capability items. The remaining legacy extended capability space from address $0\times A8$ to $0\times FF$ is reserved or user-definable (Endpoint configuration only). Also, the locations for any optional capability structure that is not implemented are reserved. If you do not use this space, the core returns $0\times 00000000$ when this address range is read. If you implement registers within user-definable locations in the range $0\times A8$ to $0\times FF$ , this space must be implemented in the User Application. You are also responsible for returning $0\times 000000000$ for any address within this range that is not implemented in the User Application. For more information about enabling this feature, see Chapter 4, Customizing and Generating the Core. For more information about designing with this feature, see Design with Configuration Space Registers and Configuration Interface, page 108. **IMPORTANT:** The core optionally implements up to three PCI Express Extended Capabilities. The remaining PCI Express Extended Capability Space is available for you to implement. The starting address of the space available to you depends on which, if any, of the five optional PCIe Extended Capabilities are implemented. If you implement registers in this space, you can select the starting location of this space, and this space must be implemented in the User Application. For more information about enabling this feature, see Extended Capabilities, page 218. For more information about designing with this feature, see Design with Configuration Space Registers and Configuration Interface in Chapter 3. Table 2-22: Common PCI Configuration Space Header | 33 | 1 | 16 | 15 | 0 | | |-------------------------------|-----------------------------------|-----------------|---------------------------------|-----------|------| | | Devi | ce ID | Vendor ID | | 0001 | | | Sta | tus | Command | | 004 | | | | Class Code | | Rev ID | 0081 | | | BIST | Header | Lat Timer | Cache Ln | 00CI | | | | | | | 010 | | | | | | | 014 | | | | | | | 018 | | | | | | | 01C | | | | | rpe Specific<br>and Table 2-24) | | 0201 | | | | ` | , | | 024 | | | | | | | 028 | | | | | | | 02C | | | | | | | 0301 | | | | | | CapPtr | 0341 | | | | | | | 038 | | | | | Intr Pin | Intr Line | 03C | | | РМ Са | pability | NxtCap | РМ Сар | 040 | | | Data | BSE | PM | CSR | 044 | | Customizable <sup>(1)</sup> | MSI C | ontrol | NxtCap | MSI Cap | 048 | | | | Message Ad | dress (Lower) | | 04C | | | | Message Ad | dress (Upper) | | 050 | | | Rese | rved | Message Data | | 054 | | | | | k Bits | | 058 | | | | | ing Bits | | 05C | | | PE Cap | pability | NxtCap | PE Cap | 060 | | | | | vice Capabilities | | 064 | | | Device | Status | | Control | 068 | | | | | nk Capabilities | | 06C | | (2) | Link S | Status | Link Control | | 070 | | Root Port Only <sup>(2)</sup> | Slot Capabilities | | | | 074 | | | | Status | Slot Control | | 078 | | | Root Capabilities Root Control | | | Control | 070 | | | | | Status | | 080 | | | PCI Express Device Capabilities 2 | | | | 084 | | | Device Status 2 Device Control 2 | | | 088 | | | | | PCI Express Lir | nk Capabilities 2 | | 080 | Table 2-22: Common PCI Configuration Space Header (Cont'd) | | 31 | 16 | 15 | 0 | | | | |-------------------------|------------------------------------------------------------------|----------------------------------------|--------------------------------------|---------------------------------------|-----------------|-----|--| | | | ink Status 2 | | Link Control 2 | | 09 | | | | Unimplemented Configuration Space (Returns $0 \times 00000000$ ) | | | | | | | | Optional | 1 | MSIx Control | Nxt | Сар | MSIx Cap | 090 | | | | | Table Offs | set | | Table<br>BIR | 0A | | | | | PBA Offs | et | | PBA<br>BIR | 0A | | | | | | egacy Configuratio<br>urns 0x0000000 | • | | 0A | | | Optional <sup>(3)</sup> | Next Cap | Cap.<br>Ver. | PCI Exp | PCI Express Extended Capability - DSN | | | | | | | PCI Express | Device Serial Num | ber (1st) | | 10 | | | | | PCI Express Device Serial Number (2nd) | | | | 10 | | | Optional <sup>(3)</sup> | Next Cap | Cap.<br>Ver. | | PCI Express Exte<br>Capability - | | 10 | | | | | Port VC Capability Register 1 | | | | | | | | | Port VC Capability Register 2 | | | | | | | | Р | Port VC Status Port VC Co. | | | trol | 11 | | | | | VC Resource Capability Register 0 | | | | | | | | | VC Resource Control Register 0 | | | | | | | | | VC Resource Status Register 0 | | 12 | | | | | Optional <sup>(3)</sup> | Next Cap | Cap.<br>Ver. | PCI Exp | ess Extended Ca | pability - VSEC | 12 | | | | Vendor Specific Header | | | | | 12 | | | | Vendor Specific - Loopback Command | | | | | 13 | | | | Vendor Specific - Loopback Status | | | | | 13 | | | | Vendor Specific - Error Count #1 | | | | | 13 | | | | | Vendor S | Specific - Error Cou | nt #2 | | 13 | | Table 2-22: Common PCI Configuration Space Header (Cont'd) 16 15 0 PCI Express Extended Cap. ID (AER) Next Cap Cap. Ver. 140h Uncorrectable Error Status Register 144h Uncorrectable Error Mask Register 148h Uncorrectable Error Severity Register 14Ch Correctable Error Status Register 150h Optional<sup>(3)</sup> 154h Correctable Error Mask Register Advanced Error Cap. & Control Register 158h 15Ch Header Log Register 1 Header Log Register 2 160h Header Log Register 3 164h Header Log Register 4 168h 16Ch Root Error Command Register Optional, Root Port Root Error Status Register 170h only<sup>(3)</sup> Error Source ID Register 174h 178h Next Cap Cap. Ver. PCI Express Extended Cap. ID (RBAR) Resizable BAR Capability Register(0) 17Ch Reserved Resizable BAR Control(0) 180h Resizable BAR Capability Register(1) 184h Reserved Resizable BAR Control(1) 188h Resizable BAR Capability Register(2) 18Ch Optional<sup>(3)</sup> 190h Reserved Resizable BAR Control(2) Resizable BAR Capability Register(3) 194h 198h Reserved Resizable BAR Control(3) 19Ch Resizable BAR Capability Register(4) Reserved Resizable BAR Control(4) 1A0h Resizable BAR Capability Register(5) 1A4h 1A8h Reserved Resizable BAR Control(5) Reserved Extended Configuration Space (Returns Completion with 0x00000000) 1ACh-FFFh #### Notes: - 1. The MSI Capability Structure varies depending on the selections in the Vivado IP catalog GUI. - 2. Reserved for Endpoint configurations (returns 0x0000000). - 3. The layout of the PCI Express Extended Configuration Space (100h-FFFh) can change depending on which optional capabilities are enabled. This table represents the Extended Configuration space layout when all five optional extended capability structures are enabled. For more information, see Optional PCI Express Extended Capabilities, page 116. Table 2-23: Type 0 PCI Configuration Space Header | 31 | | 16 | 15 | 0 | | | |----|----------------------------------|-------------|---------------|-----------|-----|--| | | Device ID | | Ven | dor ID | 00h | | | | Sta | tus | Con | nmand | 04h | | | | | Class Code | | Rev ID | 08h | | | | BIST | Header | Lat Timer | Cache Ln | 0Ch | | | | | Base Addres | ss Register 0 | | 10h | | | | | Base Addres | ss Register 1 | | 14h | | | | Base Address Register 2 | | | | | | | | Base Address Register 3 | | | | | | | | Base Address Register 4 | | | | | | | | Base Address Register 5 | | | | | | | | | Cardbus C | IS Pointer | | 28h | | | | Subsystem ID Subsystem Vendor ID | | | | | | | | Expansion ROM Base Address | | | | | | | | Reserved CapPtr | | | | | | | | Reserved | | | • | 38h | | | N | lax Lat | Min Gnt | Intr Pin | Intr Line | 3Ch | | Table 2-24: Type 1 PCI Configuration Space Header | 31 | | 16 | 15 | 0 | | |----------------------------------|-----------|----------------|--------------------------|--------------------|-----| | Device ID | | | Vendor ID | | 00h | | Status | | | Command | | 04h | | Class Code | | | Rev ID | | 08h | | BI | ST | Header | Lat Timer | Cache Ln | 0Ch | | Base Address Register 0 | | | | | 10h | | Base Address Register 1 | | | | | 14h | | Second I | Lat Timer | Sub Bus Number | Second Bus Number | Primary Bus Number | 18h | | Secondary Status | | I/O Limit | I/O Base | 1Ch | | | Memory Limit | | | Memory Base | | 20h | | Prefetchable Memory Limit | | | Prefetchable Memory Base | | 24h | | Prefetchable Base Upper 32 Bits | | | | | 28h | | Prefetchable Limit Upper 32 Bits | | | | | 2Ch | | I/O Limit Upper 16 Bits | | | I/O Base Upper 16 Bits | | 30h | | Reserved | | | | CapPtr | 34h | | Expansion ROM Base Address | | | | | 38h | | Bridge Control | | | Intr Pin | Intr Line | 3Ch | | | | | | | | # Designing with the Core This chapter includes guidelines and additional information to make designing with the core easier. It provides design instructions for the 7 Series FPGAs Integrated Block for PCI Express® user interface and assumes knowledge of the PCI Express Transaction Layer Packet (TLP) header fields. Header fields are defined in PCI Express Base Specification v2.1 [Ref 2], in the "Transaction Layer Specification" chapter. This chapter contains these sections: - General Design Guidelines - Tandem Configuration - Clocking - Resets - Protocol Layers - FPGA Configuration # **General Design Guidelines** ## **Designing with the Transaction Layer Interface** This section provides guidelines for designing with the 64-bit and 128-bit transaction layer interface. ## Designing with the 64-Bit Transaction Layer Interface #### TLP Format on the AXI4-Stream Interface Data is transmitted and received in Big-Endian order as required by the *PCI Express Base Specification* [Ref 2]. See the "Transaction Layer Specification" chapter of the *PCI Express Base Specification* for detailed information about TLP packet ordering. Figure 3-1 represents a typical 32-bit addressable Memory Write Request TLP (as illustrated in the "Transaction Layer Specification" chapter of the specification). Figure 3-1: PCI Express Base Specification Byte Order When using the AXI4-Stream interface, packets are arranged on the entire 64-bit datapath. Figure 3-2 shows the same example packet on the AXI4-Stream interface. Byte 0 of the packet appears on <code>s\_axis\_tx\_tdata[31:24]</code> (transmit) or <code>m\_axis\_rx\_tdata[31:24]</code> (receive) of the first QWORD, byte 1 on <code>s\_axis\_tx\_tdata[23:16]</code> or <code>m\_axis\_rx\_tdata[23:16]</code>, and so forth. Byte 8 of the packet then appears on <code>s\_axis\_tx\_tdata[31:24]</code> or <code>m\_axis\_rx\_tdata[31:24]</code> of the second QWORD. The Header section of the packet consists of either three or four DWORDs, determined by the TLP format and type as described in section 2.2 of the *PCI Express Base Specification*. Figure 3-2: Endpoint Integrated Block Byte Order **IMPORTANT:** Packets sent to the core for transmission must follow the formatting rules for Transaction Layer Packets (TLPs) as specified in the "Transaction Layer Specification" chapter of the PCI Express Base Specification. The User Application is responsible for ensuring its packets' validity. The core does not check that a packet is correctly formed and this can result in transferring a malformed TLP. The exact fields of a given TLP vary depending on the type of packet being transmitted. #### **Transmitting Outbound Packets** Basic TLP Transmit Operation The 7 Series FPGAs Integrated Block for PCI Express core automatically transmits these types of packets: - Completions to a remote device in response to Configuration Space requests. - Error-message responses to inbound requests that are malformed or unrecognized by the core. **Note:** Certain unrecognized requests, for example, unexpected completions, can only be detected by the User Application, which is responsible for generating the appropriate response. The User Application is responsible for constructing these types of outbound packets: - Memory, Atomic Ops, and I/O Requests to remote devices. - Completions in response to requests to the User Application, for example, a Memory Read Request. - Completions in response to user-implemented Configuration Space requests, when enabled. These requests include PCI™ legacy capability registers beyond address BFh and PCI Express extended capability registers beyond address 1FFh. **Note:** For information about accessing user-implemented Configuration Space while in a low-power state, see Power Management, page 138. When configured as an Endpoint, the core notifies the User Application of pending internally generated TLPs that arbitrate for the transmit datapath by asserting $tx\_cfg\_req$ (1b). The User Application can choose to give priority to core-generated TLPs by asserting $tx\_cfg\_gnt$ (1b) permanently, without regard to $tx\_cfg\_req$ . Doing so prevents User-Application-generated TLPs from being transmitted when a core-generated TLP is pending. Alternatively, the User Application can reserve priority for a User-Application-generated TLP over core-generated TLPs, by deasserting $tx\_cfg\_gnt$ (0b) until the user transaction is complete. When the user transaction is complete, the User Application can assert $tx\_cfg\_gnt$ (1b) for at least one clock cycle to allow the pending core-generated TLP to be transmitted. You must not delay asserting $tx\_cfg\_gnt$ indefinitely, because this might cause a completion timeout in the Requester. See the *PCI Express Base Specification* [Ref 2] for more information on the Completion Timeout Mechanism. The integrated block does not do any filtering on the Base/Limit registers (Root Port only). The user is responsible for determining if filtering is required. These registers can be read out of the Type 1 Configuration Header space through the Configuration interface (see Design with Configuration Space Registers and Configuration Interface, page 108). Table 2-9, page 18 defines the transmit User Application signals. To transmit a TLP, the User Application must perform this sequence of events on the transmit Transaction interface: - 1. The User Application logic asserts s\_axis\_tx\_tvalid and presents the first TLP QWORD on s\_axis\_tx\_tdata[63:0]. If the core is asserting s\_axis\_tx\_tready, the QWORD is accepted immediately; otherwise, the User Application must keep the QWORD presented until the core asserts s\_axis\_tx\_tready. - 2. The User Application asserts s\_axis\_tx\_tvalid and presents the remainder of the TLP QWORDs on s\_axis\_tx\_tdata[63:0] for subsequent clock cycles (for which the core asserts s\_axis\_tx\_tready). - 3. The User Application asserts s\_axis\_tx\_tvalid and s\_axis\_tx\_tlast together with the last QWORD data. If all eight data bytes of the last transfer are valid, they are presented on s\_axis\_tx\_tdata[63:0] and s\_axis\_tx\_tkeep is driven to 0xFF; otherwise, the four remaining data bytes are presented on s\_axis\_tx\_tdata[31:0], and s\_axis\_tx\_tkeep is driven to 0x0F. - 4. At the next clock cycle, the User Application deasserts s\_axis\_tx\_tvalid to signal the end of valid transfers on s\_axis\_tx\_tdata[63:0]. Figure 3-3 illustrates a 3-DW TLP header without a data payload; an example is a 32-bit addressable Memory Read request. When the User Application asserts $s_axis_tx_tlast$ , it also places a value of 0x0F on $s_axis_tx_tkeep$ , notifying the core that only $s_axis_tx_tdata[31:0]$ contains valid data. Figure 3-3: TLP 3-DW Header without Payload Figure 3-4 illustrates a 4-DW TLP header without a data payload; an example is a 64-bit addressable Memory Read request. When the User Application asserts s\_axis\_tx\_tlast, it also places a value of 0xFF on s\_axis\_tx\_tkeep, notifying the core that s axis tx tdata[63:0] contains valid data. Figure 3-4: TLP with 4-DW Header without Payload Figure 3-5 illustrates a 3-DW TLP header with a data payload; an example is a 32-bit addressable Memory Write request. When the User Application asserts s\_axis\_tx\_tlast, it also puts a value of 0xFF on s\_axis\_tx\_tkeep, notifying the core that s\_axis\_tx\_tdata[63:0] contains valid data. Figure 3-5: TLP with 3-DW Header with Payload Figure 3-6 illustrates a 4-DW TLP header with a data payload; an example is a 64-bit addressable Memory Write request. When the User Application asserts $s_{axis_tx_tlast}$ , it also places a value of 0x0F on $s_{axis_tx_tkeep}$ , notifying the core that only $s_{axis_tx_tdata[31:0]}$ contains valid data. Figure 3-6: TLP with 4-DW Header with Payload Presenting Back-to-Back Transactions on the Transmit Interface The User Application can present back-to-back TLPs on the transmit AXI4-Stream interface to maximize bandwidth utilization. Figure 3-7 illustrates back-to-back TLPs presented on the transmit interface. The User Application keeps $s_axis_tx_tvalid$ asserted and presents a new TLP on the next clock cycle after asserting $s_axis_tx_tlast$ for the previous TLP. Figure 3-7: Back-to-Back Transaction on the Transmit Interface Source Throttling on the Transmit Datapath The Transaction interface lets the User Application throttle back if it has no data to present on s\_axis\_tx\_tdata[63:0]. When this condition occurs, the User Application deasserts s\_axis\_tx\_tvalid, which instructs the core AXI4-Stream interface to disregard data presented on s\_axis\_tx\_tdata[63:0]. Figure 3-8 illustrates the source throttling mechanism, where the User Application does not have data to present every clock cycle, and for this reason must deassert s\_axis\_tx\_tvalid during these cycles. Figure 3-8: Source Throttling on the Transmit Interface #### Destination Throttling of the Transmit Datapath The core AXI4-Stream interface throttles the transmit User Application if there is no space left for a new TLP in its transmit buffer pool. This can occur if the link partner is not processing incoming packets at a rate equal to or greater than the rate at which the User Application is presenting TLPs. Figure 3-9 illustrates the deassertion of s\_axis\_tx\_tready to throttle the User Application when the internal transmit buffers of the core are full. If the core needs to throttle the User Application, it does so after the current packet has completed. If another packet starts immediately after the current packet, the throttle occurs immediately after tlast. Figure 3-9: Destination Throttling on the Transmit Interface If the core transmit AXI4-Stream interface accepts the start of a TLP by asserting <code>s\_axis\_tx\_tready</code>, it is guaranteed to accept the complete TLP with a size up to the value contained in the Max\_Payload\_Size field of the PCI Express Device Capability Register (offset <code>04H</code>). To stay compliant to the PCI Express Base Specification [Ref 2], you should not violate the Max\_Payload\_Size field of the PCI Express Device Control Register (offset <code>08H</code>). The core transmit AXI4-Stream interface deasserts <code>s\_axis\_tx\_tready</code> only under these conditions: The core does not have enough buffering if the packets are not drained due to lack of credits made available from the link partner. - When the core is transmitting an internally generated TLP (Completion TLP because of a Configuration Read or Write, error Message TLP or error response as requested by the User Application on the cfg\_err interface), after it has been granted use of the transmit datapath by the User Application, by assertion of tx\_cfg\_gnt. The core subsequently asserts s\_axis\_tx\_tready after transmitting the internally generated TLP. - When the Power State field in Power Management Control/Status Register (offset 0x4) of the PCI Power Management Capability Structure is changed to a non-D0 state. When this occurs, any ongoing TLP is accepted completely and s\_axis\_tx\_tready is subsequently deasserted, disallowing the User Application from initiating any new transactions for the duration that the core is in the non-D0 power state. On deassertion of s\_axis\_tx\_tready by the core, the User Application needs to hold all control and data signals until the core asserts s\_axis\_tx\_tready. Discontinuing Transmission of Transaction by Source The core AXI4-Stream interface lets the User Application terminate transmission of a TLP by asserting (tx\_src\_dsc) s\_axis\_tx\_tuser[3]. Both s\_axis\_tx\_tvalid and s\_axis\_tx\_tready must be asserted together with tx\_src\_dsc for the TLP to be discontinued. The signal tx\_src\_dsc must not be asserted at the beginning of a new packet. It can be asserted on any cycle after the first beat of a new packet has been accepted by the core up to and including the assertion of s\_axis\_tx\_tlast. Asserting src\_dsc has no effect if no TLP transaction is in progress on the transmit interface. Figure 3-10 illustrates the User Application discontinuing a packet using tx\_src\_dsc. Asserting src\_dsc with s\_axis\_tx\_tlast is optional. If streaming mode is not used, $(tx\_str)$ $s\_axis\_tx\_tuser[2] = 0b$ , and the packet is discontinued, then the packet is discarded before being transmitted on the serial link. If streaming mode is used $(tx\_str = 1b)$ , the packet is terminated with the EDB symbol on the serial link. Figure 3-10: Source Driven Transaction Discontinue on the Transmit Interface #### Discarding of Transaction by Destination The core transmit AXI4-Stream interface discards a TLP for three reasons: - PCI Express Link goes down. - Presented TLP violates the Max\_Payload\_Size field of the PCI Express Device Capability Register (offset 04H). It is your responsibility to not violate the Max\_Payload\_Size field of the Device Control Register (offset 08H). - (tx\_str) s\_axis\_tx\_tuser[2] is asserted and data is not presented on consecutive clock cycles, that is, s\_axis\_tx\_tvalid is deasserted in the middle of a TLP transfer. When any of these occur, the transmit AXI4-Stream interface continues to accept the remainder of the presented TLP and asserts $tx\_err\_drop$ no later than the second clock cycle following the $s\_axis\_tx\_tlast$ of the discarded TLP. Figure 3-11 illustrates the core signaling that a packet was discarded using $tx\_err\_drop$ . Figure 3-11: Discarding of Transaction by Destination of Transmit Interface Packet Data Poisoning on the Transmit AXI4-Stream Interface The User Application uses either of these mechanisms to mark the data payload of a transmitted TLP as poisoned: - Set EP = 1 in the TLP header. This mechanism can be used if the payload is known to be poisoned when the first DWORD of the header is presented to the core on the AXI4-Stream interface. - Assert (tx\_err\_fwd) s\_axis\_tx\_tuser[1] for at least one valid data transfer cycle any time during the packet transmission, as shown in Figure 3-12. This causes the core to set EP = 1 in the TLP header when it transmits the packet onto the PCI Express fabric. This mechanism can be used if the User Application does not know whether a packet could be poisoned at the start of packet transmission. Use of terr\_fwd is not supported for packets when (tx\_str) s\_axis\_tx\_tuser[2] is asserted (streamed transmit packets). In streaming mode, you can optionally discontinue the packet if it becomes corrupted. See Discontinuing Transmission of Transaction by Source, page 55 for details on discontinuing packets. When ECRC is being used, instead of setting the EP bit of the TLP to forward an error, the User Application should nullify TLPs with errors by asserting the src\_dsc(s\_axis\_tx\_tuser[3]) block input for the TLP and report the error using the cfg\_err interface. Figure 3-12: Packet Data Poisoning on the Transmit Interface Streaming Mode for Transactions on the Transmit Interface The 7 Series FPGAs Integrated Block for PCI Express core allows the User Application to enable Streaming (cut-through) mode for transmission of a TLP, when possible, to reduce latency of operation. To enable this feature, the User Application must hold (tx\_str) s\_axis\_tx\_tuser[2] asserted for the entire duration of the transmitted TLP. The User Application must also present valid frames on every clock cycle until the final cycle of the TLP. In other words, the User Application must not deassert s\_axis\_tx\_tvalid for the duration of the presented TLP. Source throttling of the transaction while in streaming mode of operation causes the transaction to be dropped (tx\_err\_drop is asserted) and a nullified TLP to be signaled on the PCI Express link. Figure 3-13 illustrates the streaming mode of operation, where the first TLP is streamed and the second TLP is dropped because of source throttling. Figure 3-13: Streaming Mode on the Transmit Interface ### Using ECRC Generation The integrated block supports automatic ECRC generation. To enable this feature, the User Application must assert (tx\_ecrc\_gen) s\_axis\_tx\_tuser[0] at the beginning of a TLP on the transmit AXI4-Stream interface. This signal can be asserted through the duration of the packet, if desired. If the outgoing TLP does not already have a digest, the core generates and appends one and sets the TD bit. There is a single-clock cycle deassertion of s\_axis\_tx\_tready at the end-of-packet to allow for insertion of the digest. Figure 3-14 illustrates ECRC generation operation. ## **Receiving Inbound Packets** #### Basic TLP Receive Operation Table 2-10, page 20 defines the receive AXI4-Stream interface signals. This sequence of events must occur on the receive AXI4-Stream interface for the Endpoint core to present a TLP to the User Application logic: 1. When the User Application is ready to receive data, it asserts m\_axis\_rx\_tready. - 2. When the core is ready to transfer data, the core asserts m\_axis\_rx\_tvalid and presents the first complete TLP QWORD on m\_axis\_rx\_tdata[63:0]. - 3. The core keeps m\_axis\_rx\_tvalid asserted, and presents TLP QWORDs on m\_axis\_rx\_tdata[63:0] on subsequent clock cycles (provided the User Application logic asserts m\_axis\_rx\_tready). - 4. The core then asserts m\_axis\_rx\_tvalid with m\_axis\_rx\_tlast and presents either the last QWORD on s\_axis\_tx\_tdata[63:0] and a value of 0xFF on m\_axis\_rx\_tkeep or the last DWORD on s\_axis\_tx\_tdata[31:0] and a value of 0x0F on m\_axis\_rx\_tkeep. - 5. If no further TLPs are available at the next clock cycle, the core deasserts m\_axis\_rx\_tvalid to signal the end of valid transfers on m\_axis\_rx\_tdata[63:0]. **Note:** The User Application should ignore any assertions of m\_axis\_rx\_tlast, m\_axis\_rx\_tkeep, and m\_axis\_rx\_tdata unless m\_axis\_rx\_tvalid is concurrently asserted. The m\_axis\_rx\_tvalid signal is never deasserted mid-packet. Figure 3-15 shows a 3-DW TLP header without a data payload; an example is a 32-bit addressable Memory Read request. When the core asserts $m_axis_rx_tlast$ , it also places a value of 0x0F on $m_axis_rx_tkeep$ , notifying the user that only $m_axis_rx_tdata[31:0]$ contains valid data. Figure 3-15: TLP 3-DW Header without Payload Figure 3-16 shows a 4-DW TLP header without a data payload; an example is a 64-bit addressable Memory Read request. When the core asserts m\_axis\_rx\_tlast, it also places a value of 0xFF on m\_axis\_rx\_tkeep, notifying the user that m\_axis\_rx\_tdata[63:0] contains valid data. Figure 3-16: TLP 4-DW Header without Payload Figure 3-17 shows a 3-DW TLP header with a data payload; an example is a 32-bit addressable Memory Write request. When the core asserts $m_axis_rx_tlast$ , it also places a value of 0xFF on $m_axis_rx_tkeep$ , notifying the user that $m_axis_rx_tdata[63:0]$ contains valid data. Figure 3-17: TLP 3-DW Header with Payload Figure 3-18 shows a 4-DW TLP header with a data payload; an example is a 64-bit addressable Memory Write request. When the core asserts $m_axis_rx_tlast$ , it also places a value of 0x0F on $m_axis_rx_tkeep$ , notifying the user that only $m_axis_rx_tdata[31:0]$ contains valid data. Figure 3-18: TLP 4-DW Header with Payload Throttling the Datapath on the Receive AXI4-Stream Interface The User Application can stall the transfer of data from the core at any time by deasserting m\_axis\_rx\_tready. If the user deasserts m\_axis\_rx\_tready while no transfer is in progress and if a TLP becomes available, the core asserts m\_axis\_rx\_tvalid and presents the first TLP QWORD on m\_axis\_rx\_tdata[63:0]. The core remains in this state until the user asserts m\_axis\_rx\_tready to signal the acceptance of the data presented on m\_axis\_rx\_tdata[63:0]. At that point, the core presents subsequent TLP QWORDs as long as m\_axis\_rx\_tready remains asserted. If the user deasserts m\_axis\_rx\_tready during the middle of a transfer, the core stalls the transfer of data until the user asserts m\_axis\_rx\_tready again. There is no limit to the number of cycles the user can keep m\_axis\_rx\_tready deasserted. The core pauses until the user is again ready to receive TLPs. Figure 3-19 illustrates the core asserting m\_axis\_rx\_tvalid along with presenting data on m\_axis\_rx\_tdata[63:0]. The User Application logic inserts wait states by deasserting m\_axis\_rx\_tready. The core does not present the next TLP QWORD until it detects m\_axis\_rx\_tready assertion. The User Application logic can assert or deassert m\_axis\_rx\_tready as required to balance receipt of new TLP transfers with the rate of TLP data processing inside the application logic. Figure 3-19: User Application Throttling Receive TLP Receiving Back-to-Back Transactions on the Receive Interface The User Application logic must be designed to handle presentation of back-to-back TLPs on the receive AXI4-Stream interface by the core. The core can assert m\_axis\_rx\_tvalid for a new TLP at the clock cycle after m\_axis\_rx\_tlast assertion for the previous TLP. Figure 3-20 illustrates back-to-back TLPs presented on the receive interface. Figure 3-20: Receive Back-to-Back Transactions If the User Application cannot accept back-to-back packets, it can stall the transfer of the TLP by deasserting m\_axis\_rx\_tready as discussed in the Throttling the Datapath on the Receive AXI4-Stream Interface section. Figure 3-21 shows an example of using m\_axis\_rx\_tready to pause the acceptance of the second TLP. Figure 3-21: User Application Throttling Back-to-Back TLPs Packet Re-ordering on Receive Interface Transaction processing in the core receiver is fully compliant with the PCI transaction ordering rules, described in Chapter 2 of the *PCI Express Base Specification* [Ref 2]. The transaction ordering rules allow Posted and Completion TLPs to bypass blocked Non-Posted TLPs. The core provides two mechanisms for User Applications to manage their Receiver Non-Posted Buffer space. - 1. **Receive Non-Posted Throttling**: The use of rx\_np\_ok to prevent the core from presenting more than two Non-Posted requests after deassertion of the rx\_np\_ok signal. The second mechanism, - 2. **Receive Request for Non-Posted**: Allows user-controlled Flow Control of the Non-Posted queue, using the rx\_np\_req signal. The Receive Non-Posted Throttling mechanism assumes that the User Application normally has space in its receiver for non-Posted TLPs and the User Application would throttle the core specifically for Non-Posted requests. The Receive Request for Non-Posted mechanism assumes that the User Application requests the core to present a Non-Posted TLP as and when it has space in its receiver. The two mechanisms are mutually exclusive, and only one can be active for a design. This option must be selected while generating and customizing the core. When the Receive Non-Posted Request option is selected in the Advanced Settings, the Receive Request for Non-Posted mechanism is enabled and any assertion/ deassertion of rx\_np\_ok is ignored and vice-versa. The two mechanisms are described in further detail in the next subsections. Receive Non-Posted Throttling (Receive Non-Posted Request Disabled) If the User Application can receive Posted and Completion Transactions from the core, but is not ready to accept Non-Posted Transactions, the User Application can deassert $rx_np_o k$ , as shown in Figure 3-22. The User Application must deassert $rx_np_o k$ at least two clock cycles before $m_axis_rx_tlast$ of the second-to-last Non-Posted TLP the user can accept. While $rx_np_o k$ is deasserted, received Posted and Completion Transactions pass Non-Posted Transactions. After the User Application is ready to accept Non-Posted Transactions, it must reassert $rx_np_o k$ . Previously bypassed Non-Posted Transactions are presented to the User Application before other received TLPs. There is no limit as to how long $rx_np_o k$ can be deasserted; however, you must take care to not deassert $rx_np_o k$ for extended periods, because this can cause a completion timeout in the Requester. See the *PCI Express Base Specification* for more information on the Completion Timeout Mechanism. Figure 3-22: Receive Interface Non-Posted Throttling Packet re-ordering allows the User Application to optimize the rate at which Non-Posted TLPs are processed, while continuing to receive and process Posted and Completion TLPs in a non-blocking fashion. The rx\_np\_ok signaling restrictions require that the User Application be able to receive and buffer at least three Non-Posted TLPs. This algorithm describes the process of managing the Non-Posted TLP buffers: Consider that Non-Posted\_Buffers\_Available denotes the size of Non-Posted buffer space available to the User Application. The size of the Non-Posted buffer space is greater than three Non-Posted TLPs. Non-Posted\_Buffers\_Available is decremented when Non-Posted TLP is accepted for processing from the core, and is incremented when Non-Posted TLP is drained for processing by the User Application. ``` For every clock cycle do { if (Non-Posted_Buffers_Available <= 3) { if (Valid transaction Start-of-Frame accepted by user application) { Extract TLP Format and Type from the 1st TLP DW if (TLP type == Non-Posted) { Deassert rx_np_ok on the following clock cycle - or - Other optional user policies to stall NP transactions } else { } } } else { // Non-Posted_Buffers_Available > 3 Assert rx_np_ok on the following clock cycle. } } ``` • Receive Request for Non-Posted (Receive Non-Posted Request Enabled) The 7 Series FPGAs Integrated Block for PCI Express allows the User Application to control Flow Control Credit return for the Non-Posted queue using the $rx_np_req$ signal. When the User Application has space in its receiver to receive a Non-Posted Transaction, it must assert $rx_np_req$ for one clock cycle for every Non-Posted Transaction that the User Application can accept. This enables the integrated block to present one Non-Posted transaction from its receiver queues to the Core Transaction interface, as shown in Figure 3-23 and return one Non-Posted Credit to the connected Link partner. Figure 3-23: Receive Interface Request for Non-Posted Transaction The core maintains a count of up to 12 Non-Posted Requests from the User Application. In other words, the core remembers assertions of $rx_np_req$ even if no Non-Posted TLPs are present in the receive buffer and presents received Non-Posted TLPs to the user, if requests have been previously made by the User Application. If the core has no outstanding requests from the User Application and received Non-Posted TLPs are waiting in the receive buffer, received Posted and Completion Transactions pass the waiting Non-Posted Transactions. After the user is ready to accept a Non-Posted TLP, asserting rx\_np\_req for one or more cycles causes that number of waiting Non-Posted TLPs to be delivered to the user at the next available TLP boundary. In other words, any Posted or Completion TLP currently on the user application interface finishes before waiting Non-Posted TLPs are presented to the user application. If there are no Posted or Completion TLPs being presented to the user and a Non-Posted TLP is waiting, assertion of rx\_np\_req causes the Non-Posted TLP to be presented to the user. TLPs are delivered to the User Application in order except when the user is throttling Non-Posted TLPs, allowing Posted and Completion TLPs to pass. When the user starts accepting Non-Posted TLPs again, ordering is still maintained with any subsequent Posted or Completion TLPs. If the User Application can accept all Non-Posted Transactions as they are received and does not care about controlling the Flow Control Credit return for the Non-Posted queue, the user should keep this signal asserted. Packet Data Poisoning and TLP Digest on the 64-Bit Receive AXI4-Stream Interface To simplify logic within the User Application, the core performs automatic pre-processing based on values of TLP Digest (TD) and Data Poisoning (EP) header bit fields on the received TLP. All received TLPs with the Data Poisoning bit in the header set (EP = 1) are presented to the user. The core asserts the $(rx\_err\_fwd)$ m\_axis\_rx\_tuser[1] signal for the duration of each poisoned TLP, as illustrated in Figure 3-24. Figure 3-24: Receive Transaction Data Poisoning If the TLP Digest bit field in the TLP header is set (TD = 1), the TLP contains an End-to-End CRC (ECRC). The core performs these operations based on how the user configured the core during core generation: - If the Trim TLP Digest option is on, the core removes and discards the ECRC field from the received TLP and clears the TLP Digest bit in the TLP header. - If the Trim TLP Digest option is off, the core does not remove the ECRC field from the received TLP and presents the entire TLP including TLP Digest to the User Application receiver interface. See Chapter 4, Customizing and Generating the Core for more information about how to enable the Trim TLP Digest option during core generation. ECRC Error on the 64-Bit Receive AXI4-Stream Interface The 7 Series FPGAs Integrated Block for PCI Express core checks the ECRC on incoming transaction packets, when ECRC checking is enabled in the core. When it detects an ECRC error in a transaction packet, the core signals this error to the user by simultaneously asserting m\_axis\_rx\_tuser[0] (rx\_ecrc\_err) and m\_axis\_rx\_tlast as illustrated in Figure 3-25. Figure 3-25: ECRC Error on 64-Bit Receive AXI4-Stream Interface Packet Base Address Register Hit on the Receive AXI4-Stream Interface The 7 Series FPGAs Integrated Block for PCI Express in Root Port configuration does not perform any BAR decoding/filtering. In Endpoint configuration, the core decodes incoming Memory and I/O TLP request addresses to determine which Base Address Register (BAR) in the core Type0 configuration space is being targeted, and indicates the decoded base address on $(rx_bar_hit[7:0])$ m\_axis\_rx\_tuser[9:2]. For each received Memory or I/O TLP, a minimum of one bit and a maximum of two (adjacent) bits are set to 1b. If the received TLP targets a 32-bit Memory or I/O BAR, only one bit is asserted. If the received TLP targets a 64-bit Memory BAR, two adjacent bits are asserted. If the core receives a TLP that is not decoded by one of the BARs (that is, a misdirected TLP), then the core drops it without presenting it to the user and it automatically generates an Unsupported Request message. Even if the core is configured for a 64-bit BAR, the system might not always allocate a 64-bit address, in which case only onerxbar\_hit[7:0] signal is asserted. Overlapping BAR apertures are not allowed. Table 3-1 illustrates mapping between $rx\_bar\_hit[7:0]$ and the BARs, and the corresponding byte offsets in the core Type0 configuration header. | rx_bar_hit[x] | m_axis_rx_tuser[x] | BAR | Byte Offset | |---------------|--------------------|-------------------|-------------| | 0 | 2 | 0 | 10h | | 1 | 3 | 1 | 14h | | 2 | 4 | 2 | 18h | | 3 | 5 | 3 | 1Ch | | 4 | 6 | 4 | 20h | | 5 | 7 | 5 | 24h | | 6 | 8 | Expansion ROM BAR | 30h | | 0 | 9 | Reserved | _ | Table 3-1: (rx\_bar\_hit[7:0]) m\_axis\_rx\_tuser[9:2] to Base Address Register Mapping For a Memory or I/O TLP Transaction on the receive interface, (rx\_bar\_hit[7:0]) m\_axis\_rx\_tuser[9:2] is valid for the entire TLP, starting with the assertion of m\_axis\_rx\_tvalid, as shown in Figure 3-26. When receiving non-Memory and non-I/O transactions, signal rx\_bar\_hit[7:0] is undefined. Figure 3-26: BAR Target Determination Using rx\_bar\_hit The $(rx\_bar\_hit[7:0])$ m\_axis\_rx\_tuser[9:2] signal enables received Memory and I/O transactions to be directed to the appropriate destination apertures within the User Application. By utilizing rx\_bar\_hit[7:0], application logic can inspect only the lower order Memory and I/O address bits within the address aperture to simplify decoding logic. Packet Transfer During Link-Down Event on Receive AXI4-Stream Interface The loss of communication with the link partner is signaled by deassertion of <code>user\_lnk\_up</code>. When <code>user\_lnk\_up</code> is deasserted, it effectively acts as a Hot Reset to the entire core. For this reason, all TLPs stored inside the core or being presented to the receive interface are irrecoverably lost. A TLP in progress on the Receive AXI4-Stream interface is presented to its correct length, according to the Length field in the TLP header. However, the TLP is corrupt and should be discarded by the User Application. Figure 3-27 illustrates the packet transfer discontinue scenario. Figure 3-27: Receive Transaction Discontinue ## Designing with the 128-Bit Transaction Layer Interface **Note:** The Transaction interface width and frequency never change with a lane width/speed upconfigure or downconfigure. #### TLP Format in the AXI4-Stream Interface Data is transmitted and received in Big-Endian order as required by the *PCI Express Base Specification* [Ref 2]. See Chapter 2 of the *PCI Express Base Specification* for detailed information about TLP packet ordering. Figure 3-28 represents a typical 32-bit addressable Memory Write Request TLP (as illustrated in Chapter 2 of the specification). Figure 3-28: PCI Express Base Specification Byte Order When using the Transaction interface, packets are arranged on the entire 128-bit datapath. Figure 3-29 shows the same example packet on the AXI4-Stream interface. PCIe Byte 0 of the packet appears on <code>s\_axis\_tx\_tdata[31:24]</code> (transmit) or <code>m\_axis\_rx\_tdata[31:24]</code> (receive) of the first DWORD, byte 1 on <code>s\_axis\_tx\_tdata[23:16]</code> or <code>m\_axis\_rx\_tdata[23:16]</code>, and so forth. The Header section of the packet consists of either three or four DWORDs, determined by the TLP format and type as described in section 2.2 of the *PCI Express Base Specification*. Figure 3-29: Endpoint Integrated Block Byte Order **IMPORTANT:** Packets sent to the core for transmission must follow the formatting rules for Transaction Layer Packets (TLPs) as specified in Chapter 2 of the PCI Express Base Specification. The User Application is responsible for ensuring its packets' validity. The core does not check that a packet is correctly formed and this can result in transferring a malformed TLP. The exact fields of a given TLP vary depending on the type of packet being transmitted. #### **Transmitting Outbound Packets** **Basic TLP Transmit Operation** The 7 Series FPGAs Integrated Block for PCI Express core automatically transmits these types of packets: - Completions to a remote device in response to Configuration Space requests. - Error-message responses to inbound requests that are malformed or unrecognized by the core. **Note:** Certain unrecognized requests, for example, unexpected completions, can only be detected by the User Application, which is responsible for generating the appropriate response. The User Application is responsible for constructing these types of outbound packets: - Memory, Atomic Ops, and I/O Requests to remote devices. - Completions in response to requests to the User Application, for example, a Memory Read Request. When configured as an Endpoint, the core notifies the User Application of pending internally generated TLPs that arbitrate for the transmit datapath by asserting $tx\_cfg\_req$ (1b). The User Application can choose to give priority to core-generated TLPs by asserting $tx\_cfg\_gnt$ (1b) permanently, without regard to $tx\_cfg\_req$ . Doing so prevents User-Application-generated TLPs from being transmitted when a core-generated TLP is pending. Alternatively, the User Application can reserve priority for a User-Application-generated TLP over core-generated TLPs, by deasserting $tx\_cfg\_gnt$ (0b) until the user transaction is complete. After the user transaction is complete, the User Application can assert $tx\_cfg\_gnt$ (1b) for at least one clock cycle to allow the pending core-generated TLP to be transmitted. Users must not delay asserting $tx\_cfg\_gnt$ indefinitely, because this might cause a completion timeout in the Requester. See the *PCI Express Base Specification* for more information on the Completion Timeout Mechanism. The integrated block does not do any filtering on the Base/Limit registers (Root Port only). The user is responsible for determining if filtering is required. These registers can be read out of the Type 1 Configuration Header space through the Configuration interface (see Design with Configuration Space Registers and Configuration Interface, page 108). Table 2-9, page 18 defines the transmit User Application signals. To transmit a TLP, the User Application must perform this sequence of events on the transmit AXI4-Stream interface: The User Application logic asserts s\_axis\_tx\_tvalid, and presents the first TLP Double-Quad Word (DQWORD = 128 bits) on s\_axis\_tx\_tdata[127:0]. If the core is asserting s\_axis\_tx\_tready, the DQWORD is accepted immediately; otherwise, the User Application must keep the DQWORD presented until the core asserts s\_axis\_tx\_tready. - 2. The User Application asserts s\_axis\_tx\_tvalid and presents the remainder of the TLP DQWORDs on s\_axis\_tx\_tdata[127:0] for subsequent clock cycles (for which the core asserts s\_axis\_tx\_tready). - 3. The User Application asserts s\_axis\_tx\_tvalid and s\_axis\_tx\_tlast together with the last DQWORD data. The user must ensure that the strobe field is selected for the final data cycle to create a packet of length equivalent to the length field in the packet header. For more information on the s\_axis\_tx\_tkeep[15:0] signaling, see Table 3-2 and Table 3-3. - 4. At the next clock cycle, the User Application deasserts s\_axis\_tx\_tvalid to signal the end of valid transfers on s\_axis\_tx\_tdata[127:0]. This section uses the notation Hn and Dn to denote Header QWn and Data QWn, respectively. Table 3-2 lists the possible single-cycle packet signaling where $s_axis_tx_tlast$ is asserted in the same cycle. Table 3-2: TX: EOF Scenarios, Single Cycle | | s_axis_tx_tdata[127:0] | | | | |-----------------------|------------------------|----------|-------------|--| | | H3 H2 H1 H0 | H2 H1 H0 | D0 H2 H1 H0 | | | s_axis_tx_tlast | 1 | 1 | 1 | | | s_axis_tx_tkeep[15:0] | 0xffff | 0x0FFF | 0xffff | | Table 3-3 lists the possible signaling for ending a multicycle packet. If a packet ends in the lower QW of the data bus, the next packet cannot start in the upper QW of that beat. All packets must start in the lowest DW of the data bus in a new beat. The s\_axis\_tx\_tkeep[15:0] signal indicates which DWORD of the data bus contains EOF. Table 3-3: TX: EOF Scenarios, Multicycle | | s_axis_tx_tdata[127:0] | | | | |-----------------------|------------------------|----------|--------|--------| | | D3 D2 D1 D0 | D2 D1 D0 | D1 D0 | D0 | | s_axis_tx_tlast | 1 | 1 | 1 | 1 | | s_axis_tx_tkeep[15:0] | 0xFFFF | 0x0FFF | 0x00FF | 0x000F | Figure 3-30 illustrates a 3-DW TLP header without a data payload; an example is a 32-bit addressable Memory Read request. When the User Application asserts $s_axis_tx_tlast$ , it also places a value of 0x0FFF on $s_axis_tx_tkeep[15:0]$ , notifying the core that only $s_axis_tx_tdata[95:0]$ contains valid data. Figure 3-30: TLP 3-DW Header without Payload Figure 3-31 illustrates a 4-DW TLP header without a data payload; an example is a 64-bit addressable Memory Read request. When the User Application asserts $s_axis_tx_tlast$ , it also places a value of 0xFFFF on $s_axis_tx_tkeep[15:0]$ notifying the core that $s_axis_tx_tdata[127:0]$ contains valid data and the EOF occurs in the upper-most DW. Figure 3-31: TLP with 4-DW Header without Payload Figure 3-32 illustrates a 3-DW TLP header with a data payload; an example is a 32-bit addressable Memory Write request. When the User Application asserts s\_axis\_tx\_tlast, it also puts a value of 0x0FFF on s\_axis\_tx\_tkeep[15:0] notifying the core that s\_axis\_tx\_tdata[95:0] contains valid data and the EOF occurs in DWORD 2. Figure 3-32: TLP with 3-DW Header with Payload Figure 3-33 illustrates a 4-DW TLP header with a data payload. When the User Application asserts $s_axis_tx_tlast$ , it also places a value of 0x00FF on $s_axis_tx_tkeep[15:0]$ , notifying the core that only $s_axis_tx_tdata[63:0]$ contains valid data. Figure 3-33: TLP with 4-DW Header with Payload Presenting Back-to-Back Transactions on the Transmit Interface The User Application can present back-to-back TLPs on the transmit AXI4-Stream interface to maximize bandwidth utilization. Figure 3-34 illustrates back-to-back TLPs presented on the transmit interface, with the restriction that all TLPs must start in the lowest DW of the data bus [31:0]. The User Application keeps s\_axis\_tx\_tvalid asserted and presents a new TLP on the next clock cycle after asserting s\_axis\_tx\_tlast for the previous TLP. Figure 3-34: Back-to-Back Transaction on the Transmit Interface #### Source Throttling on the Transmit Datapath The AXI4-Stream interface lets the User Application throttle back if it has no data to present on $s_axis_tx_tdata[127:0]$ . When this condition occurs, the User Application deasserts $s_axis_tx_tvalid$ , which instructs the core AXI4-Stream interface to disregard data presented on $s_axis_tx_tdata[127:0]$ . Figure 3-35 illustrates the source throttling mechanism, where the User Application does not have data to present every clock cycle, and therefore must deassert $s_axis_tx_tvalid$ during these cycles. Figure 3-35: Source Throttling on the Transmit Datapath ## Destination Throttling of the Transmit Datapath The core AXI4-Stream interface throttles the transmit User Application if there is no space left for a new TLP in its transmit buffer pool. This can occur if the link partner is not processing incoming packets at a rate equal to or greater than the rate at which the User Application is presenting TLPs. Figure 3-36 illustrates the deassertion of s\_axis\_tx\_tready to throttle the User Application when the internal transmit buffers of the core are full. If the core needs to throttle the User Application, it does so after the current packet has completed. If another packet starts immediately after the current packet, the throttle occurs immediately after s\_axis\_tx\_tlast. Figure 3-36: Destination Throttling of the Endpoint Transmit Interface If the core transmit AXI4-Stream interface accepts the start of a TLP by asserting <code>s\_axis\_tx\_tready</code>, it is guaranteed to accept the complete TLP with a size up to the value contained in the Max\_Payload\_Size field of the PCI Express Device Capability Register (offset <code>04H</code>). To stay compliant with the *PCI Express Base Specification* [Ref 2], you should not violate the Max\_Payload\_Size field of the PCI Express Device Control Register (offset <code>08H</code>). The core transmit AXI4-Stream interface deasserts <code>s\_axis\_tx\_tready</code> only under these conditions: - After it has accepted the TLP completely and has no buffer space available for a new TLP. - When the core is transmitting an internally generated TLP (Completion TLP because of a Configuration Read or Write, error Message TLP or error response as requested by the User Application on the cfg\_err interface), after it has been granted use of the transmit datapath by the User Application, by assertion of tx\_cfg\_gnt, the core subsequently asserts s\_axis\_tx\_tready after transmitting the internally generated TLP. - When the Power State field in the Power Management Control/Status Register (offset 0x4) of the PCI Power Management Capability Structure is changed to a non-D0 state, any ongoing TLP is accepted completely and s\_axis\_tx\_tready is subsequently deasserted, disallowing the User Application from initiating any new transactions for the duration that the core is in the non-D0 power state. On deassertion of s\_axis\_tx\_tready by the core, the User Application needs to hold all control and data signals until the core asserts s\_axis\_tx\_tready. Discontinuing Transmission of Transaction by Source The core AXI4-Stream interface lets the User Application terminate transmission of a TLP by asserting ( $tx\_src\_dsc$ ) $s\_axis\_tx\_tuser[3]$ . Both $s\_axis\_tx\_tvalid$ and $s\_axis\_tx\_tready$ must be asserted together with $tx\_src\_dsc$ for the TLP to be discontinued. The signal $tx\_src\_dsc$ must not be asserted at the beginning of a TLP. It can be asserted on any cycle after the first beat of a new TLP up to and including the assertion of s\_axis\_tx\_tlast. Asserting tx\_src\_dsc has no effect if no TLP transaction is in progress on the transmit interface. Figure 3-37 illustrates the User Application discontinuing a packet using tx\_src\_dsc. Asserting s\_axis\_tx\_tlast together with tx\_src\_dsc is optional. If streaming mode is not used, $(tx_str)$ $s_axis_tx_tuser[2] = 0b$ , and the packet is discontinued, then the packet is discarded before being transmitted on the serial link. If streaming mode is used $(tx_str = 1b)$ , the packet is terminated with the EDB symbol on the serial link. Figure 3-37: Source Driven Transaction Discontinue on the Transmit Interface Discarding of Transaction by Destination The core transmit AXI4-Stream interface discards a TLP for three reasons: - The PCI Express Link goes down. - Presented TLP violates the Max\_Payload\_Size field of the Device Capability Register (offset 04H) for PCI Express. It is your responsibility to not violate the Max\_Payload\_Size field of the Device Control Register (offset 08H). - (tx\_str) s\_axis\_tx\_tuser[2] is asserted and data is not presented on consecutive clock cycles, that is, s\_axis\_tx\_tvalid is deasserted in the middle of a TLP transfer. When any of these occur, the transmit AXI4-Stream interface continues to accept the remainder of the presented TLP and asserts $tx_{err_drop}$ no later than the third clock cycle following the EOF of the discarded TLP. Figure 3-38 illustrates the core signaling that a packet was discarded using $tx_{err_drop}$ . Figure 3-38: Discarding of Transaction by Destination on the Transmit Interface Packet Data Poisoning on the Transmit AXI4-Stream Interface The User Application uses either of these two mechanisms to mark the data payload of a transmitted TLP as poisoned: - Set EP = 1 in the TLP header. This mechanism can be used if the payload is known to be poisoned when the first DWORD of the header is presented to the core on the AXI4-Stream interface. - Assert (tx\_err\_fwd) s\_axis\_tx\_tuser[1] for at least one valid data transfer cycle any time during the packet transmission, as shown in Figure 3-39. This causes the core to set EP = 1 in the TLP header when it transmits the packet onto the PCI Express fabric. This mechanism can be used if the User Application does not know whether a packet could be poisoned at the start of packet transmission. Use of tx\_err\_fwd is not supported for packets when (tx\_str) s\_axis\_tx\_tuser[2] is asserted (streamed transmit packets). In streaming mode, you can optionally discontinue the packet if it becomes corrupted. See Discontinuing Transmission of Transaction by Source, page 55 for details on discontinuing packets. Figure 3-39: Packet Data Poisoning on the Transmit Interface Streaming Mode for Transactions on the Transmit Interface The 7 Series FPGAs Integrated Block for PCI Express core allows the User Application to enable Streaming (cut-through) mode for transmission of a TLP, when possible, to reduce latency of operation. To enable this feature, the User Application must assert (tx\_str) s\_axis\_tx\_tuser[2] for the entire duration of the transmitted TLP. In addition, the User Application must present valid frames on every clock cycle until the final cycle of the TLP. In other words, the User Application must not deassert s\_axis\_tx\_tvalid for the duration of the presented TLP. Source throttling of the transaction while in streaming mode of operation causes the transaction to be dropped (tx\_err\_drop is asserted) and a nullified TLP to be signaled on the PCI Express link. Figure 3-40 illustrates the streaming mode of operation, where the first TLP is streamed and the second TLP is dropped because of source throttling. Figure 3-40: Streaming Mode on the Transmit Interface *Using ECRC Generation (128-Bit Interface)* The integrated block supports automatic ECRC generation. To enable this feature, the User Application must assert (tx\_ecrc\_gen) s\_axis\_tx\_tuser[0] at the beginning of a TLP on the transmit AXI4-Stream interface. This signal can be asserted through the duration of the packet, if desired. If the outgoing TLP does not already have a digest, the core generates and appends one and sets the TD bit. There is a single-clock cycle deassertion of s\_axis\_tx\_tready at the end of packet to allow for insertion of the digest. Figure 3-41 illustrates ECRC generation operation. Figure 3-41: ECRC Generation Waveforms (128-Bit Interface) #### **Receiving Inbound Packets** Basic TLP Receive Operation Table 2-10, page 20 defines the receive AXI4-Stream interface signals. This sequence of events must occur on the receive AXI4-Stream interface for the Endpoint core to present a TLP to the User Application logic: - 1. When the User Application is ready to receive data, it asserts m\_axis\_rx\_tready. - 2. When the core is ready to transfer data, the core asserts (rx\_is\_sof[4]) m\_axis\_rx\_tuser[14] and presents the first complete TLP DQWORD on m axis rx tdata[127:0]. - 3. The core then deasserts (rx\_is\_sof[4]) m\_axis\_rx\_tuser[14], keeps m\_axis\_rx\_tvalid asserted, and presents TLP DQWORDs on m\_axis\_rx\_tdata[127:0] on subsequent clock cycles (provided the User Application logic asserts m\_axis\_rx\_tready). Signal (rx\_is\_eof[4]) m\_axis\_rx\_tuser[21] is asserted to signal the end of a TLP. - 4. If no further TLPs are available at the next clock cycle, the core deasserts m\_axis\_rx\_tvalid to signal the end of valid transfers on m\_axis\_rx\_tdata[127:0]. **Note:** The User Application should ignore any assertions of rx\_is\_sof, rx\_is\_eof, and m\_axis\_rx\_tdata unless m\_axis\_rx\_tvalid is concurrently asserted. Signal m\_axis\_rx\_tvalid never deasserts mid-packet. Signal (rx\_is\_sof[4:0]) m\_axis\_rx\_tuser[14:0] indicates whether or not a new packet has been started in the data stream, and if so, where the first byte of the new packet is located. Because new packets are at a minimum of three DWORDs in length for PCI Express, there is always, at most, one new packet start for a given clock cycle in the 128-bit interface. Table 3-4: rx\_is\_sof Signal Description | Bit | Description | |----------------|---------------------------------------------------------------------------| | rx_is_sof[3:0] | Binary encoded byte location of SOF: 4'b0000 = byte 0, 4'b1111 = byte 15 | | rx_is_sof[4] | Assertion indicates a new packet has been started in the current RX data. | The $rx_is_sof[2:0]$ signal is always deasserted for the 128-bit interface; users can decode $rx_is_sof[3:2]$ to determine in which DWORD the EOF occurs. - rx\_is\_sof = 5 'b10000 SOF located at byte 0 (DWORD 0) - rx\_is\_sof = 5 'b11000 OF located at byte 8 (DWORD 2) - rx\_is\_sof = 5 'b0xxxx SOF not present The (rx\_is\_eof[4:0]) m\_axis\_rx\_tuser[21:17] signal indicates whether or not a current packet is ending in the data stream, and if so, where the last byte of the current packet is located. Because packets are at a minimum of three DWORDs in length for PCI Express, there is always, at most, one packet ending for a given clock cycle in the 128-bit interface. Table 3-5: rx\_is\_eof Signal Description | Bit | Description | | |----------------|--------------------------------------------------------------------------|--| | rx_is_eof[3:0] | Binary encoded byte location of EOF: 4'b0000 = byte 0, 4'b1111 = byte 15 | | | rx_is_eof[4] | Assertion indicates a packet is ending in the current RX data. | | The $rx_is_eof[1:0]$ signal is always asserted for the 128-bit interface; users can decode $rx_is_eof[3:2]$ to determine in which DWORD the EOF occurs. These $rx_is_eof$ values are valid for PCI Express: - rx\_is\_eof = 5 'b10011 EOF located at byte 3 (DWORD 0) - rx\_is\_eof = 5 'b10111 EOF located at byte 7 (DWORD 1) - rx\_is\_eof = 5 'b11011 EOF located at byte 11 (DWORD 2) - rx\_is\_eof = 5 'b11111 EOF located at byte 15 (DWORD 3) - rx\_is\_eof = 5 'b0xxxx EOF not present Table 3-6 through Table 3-9 use the notation Hn and Dn to denote Header DWORD n and Data DWORD n, respectively. Table 3-6 list the signaling for all the valid cases where a packet can start and end within a single beat (single-cycle TLP). Table 3-6: Single-Cycle SOF and EOF Scenarios (Header and Header with Data) | | m_axis_rx_tdata[127:0] | | | |----------------|------------------------|----------|-------------| | | H3 H2 H1 H0 | H2 H1 H0 | D0 H2 H1 H0 | | rx_is_sof[4] | 1b | 1b | 1b | | rx_is_sof[3:0] | 0000b | 0000b | 0000b | | rx_is_eof[4] | 1b | 1b | 1b | | rx_is_eof[3:0] | 1111b | 1011b | 1111b | Table 3-7 lists the signaling for all multicycle, non-straddled TLP SOF scenarios. Table 3-7: Multicycle, Non-Straddled SOF Scenarios | | | m_axis_rx_tdata[127:0] | | | |----------------|----------------------------|----------------------------|----------------------|--| | | H3 H2 H1 H0 <sup>(1)</sup> | D0 H2 H1 H0 <sup>(2)</sup> | H1 H0 <sup>(3)</sup> | | | rx_is_sof[4] | 1b | 1b | 1b | | | rx_is_sof[3:0] | 0000b | 0000b | 1000b | | | rx_is_eof[4] | 0b | 0b | 0b | | | rx_is_eof[3:0] | xxxxb | xxxxb | xxxxb | | #### **Notes:** - 1. Data begins on the next clock cycle. - 2. Data continues on the next clock cycle. - 3. Remainder of header and possible data on the next clock cycle. Table 3-8 lists the possible signaling for ending a multicycle packet. If a packet ends in the lower QWORD of the data bus, the next packet can start in the upper QWORD of that beat (see Straddle cases, Table 3-9). rx\_is\_eof[3:2] indicates which DW the EOF occurs Table 3-8: Receive - EOF Scenarios (Data) | | m_axis_rx_tdata[127:0] | | | | |----------------|------------------------|----------|-------|-------| | | D3 D2 D1 D0 | D2 D1 D0 | D1 D0 | D0 | | rx_is_sof[4] | 0b | 0b | 0b | 0b | | rx_is_sof[3:0] | 0000b | 0000b | 0000b | 0000b | | rx_is_eof[4] | 1b | 1b | 1b | 1b | | rx_is_eof[3:0] | 1111b | 1011b | 0111b | 0011b | Table 3-9 lists the possible signaling for a straddled data transfer beat. A straddled data transfer beat occurs when one packet ends in the lower QWORD and a new packet starts in the upper QWORD of the same cycle. Straddled data transfers only occur in the receive direction. | | m_axis_rx_to | m_axis_rx_tdata[127:0] | | | |----------------|---------------|------------------------|--|--| | | H1 H0 Dn Dn-1 | H1 H0 Dn | | | | rx_is_sof[4] | 1b | 1b | | | | rx_is_sof[3:0] | 1000Ъ | 1000b | | | | rx_is_eof[4] | 1b | 1b | | | | rx_is_eof[3:0] | 0111b | 0011b | | | Table 3-9: Receive - Straddle Cases SOF and EOF Figure 3-42 shows a 3-DWORD TLP header without a data payload; an example is a 32-bit addressable Memory Read request. When the core asserts $rx_is_eof[4]$ , it also places a value of 1011b on $rx_is_eof[3:0]$ , notifying the user that EOF occurs on byte 11 (DWORD 2) and only $m_axis_rx_tdata[95:0]$ contains valid data. Figure 3-42: TLP 3-DWORD Header without Payload Figure 3-43 shows a 4-DWORD TLP header without a data payload. When the core asserts $(rx_is_eof[4]) m_axis_rx_tuser[21]$ , it also places a value of 1111b on $(rx_is_eof[3:0]) m_axis_rx_tuser[20:17]$ , notifying the user that the EOF occurs on byte 15 (DWORD 3) and $m_axis_rx_tdata[127:0]$ contains valid data. Figure 3-43: TLP 4-DWORD Header without Payload Figure 3-44 shows a 3-DW TLP header with a data payload; an example is a 32-bit addressable Memory Write request. When the core asserts $(rx_is_eof[4])$ $m_axis_rx_tuser[21]$ , it also places a value of 1111b on $(rx_is_eof[3:0])$ $m_axis_rx_tuser[20:17]$ , notifying the user that EOF occurs on byte 15 (DWORD 3) and $m_axis_rx_tdata[127:0]$ contains valid data. Figure 3-44: TLP 3-DWORD Header with Payload Figure 3-45 shows a 4-DWORD TLP header with a data payload; an example is a 64-bit addressable Memory Write request. When the core asserts $(rx_is_eof[4])$ m\_axis\_rx\_tuser[21], it also places a value of 0011b on (rx\_is\_eof[3:0]) m\_axis\_rx\_tuser[20:17], notifying the user that EOF occurs on byte 3 (DWORD 0) and only m\_axis\_rx\_tdata[31:0] contains valid data. Figure 3-45: TLP 4-DWORD Header with Payload Throttling the Datapath on the Receive Interface The User Application can stall the transfer of data from the core at any time by deasserting m\_axis\_rx\_tready. If the user deasserts m\_axis\_rx\_tready while no transfer is in progress and if a TLP becomes available, the core asserts m\_axis\_rx\_tvalid and (rx\_is\_sof[4]) m\_axis\_rx\_tuser[14] and presents the first TLP DQWORD on m\_axis\_rx\_tdata[127:0]. The core remains in this state until the user asserts m\_axis\_rx\_tready to signal the acceptance of the data presented on m\_axis\_rx\_tdata[127:0]. At that point, the core presents subsequent TLP DQWORDs as long as m\_axis\_rx\_tready remains asserted. If the user deasserts m\_axis\_rx\_tready during the middle of a transfer, the core stalls the transfer of data until the user asserts m\_axis\_rx\_tready again. There is no limit to the number of cycles the user can keep m\_axis\_rx\_tready deasserted. The core pauses until the user is again ready to receive TLPs. Figure 3-46 illustrates the core asserting m\_axis\_rx\_tvalid and (rx\_is\_sof[4]) m\_axis\_rx\_tuser[14] along with presenting data on m\_axis\_rx\_tdata[127:0]. The User Application logic inserts wait states by deasserting m\_axis\_rx\_tready. The core does not present the next TLP DQWORD until it detects m\_axis\_rx\_tready assertion. The User Application logic can assert or deassert m\_axis\_rx\_tready as required to balance receipt of new TLP transfers with the rate of TLP data processing inside the application logic. Figure 3-46: User Application Throttling Receive TLP Receiving Back-to-Back Transactions on the Receive Interface The User Application logic must be designed to handle presentation of back-to-back TLPs on the receive AXI4-Stream interface by the core. The core can assert (rx\_is\_sof[4]) m\_axis\_rx\_tuser[14] for a new TLP at the clock cycle after (rx\_is\_eof[4]) m\_axis\_rx\_tuser[21] assertion for the previous TLP. Figure 3-47 illustrates back-to-back TLPs presented on the receive interface. Figure 3-47: Receive Back-to-Back Transactions If the User Application cannot accept back-to-back packets, it can stall the transfer of the TLP by deasserting $m_axis_rx_tready$ as discussed in the Throttling the Datapath on the Receive Interface section. Figure 3-48 shows an example of using $m_axis_rx_tready$ to pause the acceptance of the second TLP. Figure 3-48: User Application Throttling Back-to-Back TLPs Receiving Straddled Packets on the Receive AXI4-Stream Interface The User Application logic must be designed to handle presentation of straddled TLPs on the receive AXI4-Stream interface by the core. The core can assert (rx\_is\_sof[4]) m\_axis\_rx\_tuser[14] for a new TLP on the same clock cycle as (rx\_is\_eof[4]) m\_axis\_rx\_tuser[21] for the previous TLP, when the previous TLP ends in the lower QWORD. Figure 3-49 illustrates straddled TLPs presented on the receive interface. Figure 3-49: Receive Straddled Transactions In Figure 3-49, the first packet is a 3-DWORD packet with 64 bits of data and the second packet is a 3-DWORD packet that begins on the lower QWORD portion of the bus. In the figure, assertion of $(rx_is_eof[4]) m_axis_rx_tuser[21]$ and $(rx_is_eof[3:0]) m_axis_rx_tuser[20:17] = 0011b$ indicates that the EOF of the previous TLP occurs in bits [31:0]. Packet Re-ordering on the Receive AXI4-Stream Interface Transaction processing in the core receiver is fully compliant with the PCI transaction ordering rules. The transaction ordering rules allow Posted and Completion TLPs to bypass blocked Non-Posted TLPs. The 7 Series FPGAs Integrated Block for PCI Express provides two mechanisms for User Applications to manage their Receiver Non-Posted Buffer space. The first of the two mechanisms, *Receive Non-Posted Throttling*, is the use of rx\_np\_ok to prevent the core from presenting more than two Non-Posted requests after deassertion of the rx\_np\_ok signal. The second mechanism, *Receive Request for Non-Posted*, allows user-controlled Flow Control of the Non-Posted queue, using the rx\_np\_req signal. The Receive Non-Posted Throttling mechanism assumes that the User Application normally has space in its receiver for non-Posted TLPs and the User Application would throttle the core specifically for Non-Posted requests. The Receive Request for Non-Posted mechanism assumes that the User Application requests the core to present a Non-Posted TLP as and when it has space in its receiver. The two mechanisms are mutually exclusive, and only one can be active for a design. This option must be selected while generating and customizing the core. When the Receive Non-Posted Request option is selected in the Advanced Settings, the Receive Request for Non-Posted mechanism is enabled and any assertion/ deassertion of rx\_np\_ok is ignored and vice-versa. The two mechanisms are described in further detail in the next subsections. Receive Non-Posted Throttling (Receive Non-Posted Request Disabled) If the User Application can receive Posted and Completion Transactions from the core, but is not ready to accept Non-Posted Transactions, the User Application can deassert $rx_np_ok$ , as shown in Figure 3-50. The User Application must deassert $rx_np_ok$ at least one clock cycle before $(rx_is_eof[4])m_axis_rx_tuser[21]$ of the second-to-last Non-Posted TLP the user can accept. When $rx_np_ok$ is deasserted, received Posted and Completion Transactions pass Non-Posted Transactions. After the User Application is ready to accept Non-Posted Transactions, it must reassert $rx_np_ok$ . Previously bypassed Non-Posted Transactions are presented to the User Application before other received TLPs. Figure 3-50: Receive Interface Non-Posted Throttling Packet re-ordering allows the User Application to optimize the rate at which Non-Posted TLPs are processed, while continuing to receive and process Posted and Completion TLPs in a non-blocking fashion. The rx\_np\_ok signaling restrictions require that the User Application be able to receive and buffer at least three Non-Posted TLPs. This algorithm describes the process of managing the Non-Posted TLP buffers: Consider that Non-Posted\_Buffers\_Available denotes the size of Non-Posted buffer space available to User Application. The size of the Non-Posted buffer space is greater than three Non-Posted TLPs. Non-Posted\_Buffers\_Available is decremented when a Non-Posted TLP is accepted for processing from the core, and is incremented when the Non-Posted TLP is drained for processing by the User Application. ``` For every clock cycle do { if (Non-Posted_Buffers_Available <= 3) { if (Valid transaction Start-of-Frame accepted by user application) { Extract TLP Format and Type from the 1st TLP DW if (TLP type == Non-Posted) { Deassert rx_np_ok on the following clock cycle - or - Other optional user policies to stall NP transactions } else { } } else { // Non-Posted_Buffers_Available > 3 Assert rx_np_ok on the following clock cycle. } } ``` Receive Request for Non-Posted (Receive Non-Posted Request Enabled) The 7 Series FPGAs Integrated Block for PCI Express allows the User Application to control Flow Control Credit return for the Non-Posted queue using the rx\_np\_req signal. When the User Application has space in its receiver to receive a Non-Posted Transaction, it must assert rx\_np\_req for one clock cycle for every Non-Posted Transaction that the User Application can accept. This enables the integrated block to present one Non-Posted transaction from its receiver queues to the Core Transaction interface, as shown in Figure 3-51 and return one Non-Posted Credit to the connected Link partner. Figure 3-51: Receive Interface Request for Non-Posted Transaction The 7 Series Integrated Block for PCIe maintains a count of up to 12 Non-Posted Requests from the User Application. In other words, the core remembers assertions of rx np reg even if no Non-Posted TLPs are present in the receive buffer and presents received Non-Posted TLPs to the user, if requests have been previously made by the User Application. If the core has no outstanding requests from the User Application and received Non-Posted TLPs are waiting in the receive buffer, received Posted and Completion Transactions pass the waiting Non-Posted Transactions. After the user is ready to accept a Non-Posted TLP, asserting rx\_np\_req for one or more cycles causes that number of waiting Non-Posted TLPs to be delivered to the user at the next available TLP boundary. In other words, any Posted or Completion TLP currently on the user application interface finishes before waiting Non-Posted TLPs are presented to the user application. If there are no Posted or Completion TLPs being presented to the user and a Non-Posted TLP is waiting, assertion of rx\_np\_req causes the Non-Posted TLP to be presented to the user. TLPs are delivered to the User Application in order except when the user is throttling Non-Posted TLPs, allowing Posted and Completion TLPs to pass. When the user starts accepting Non-Posted TLPs again, ordering is still maintained with any subsequent Posted or Completion TLPs. If the User Application can accept all Non-Posted Transactions as they are received and does not care about controlling the Flow Control Credit return for the Non-Posted queue, the user should keep this signal asserted. Packet Data Poisoning and TLP Digest on the 128-Bit Receive AXI4-Stream Interface To simplify logic within the User Application, the core performs automatic pre-processing based on values of TLP Digest (TD) and Data Poisoning (EP) header bit fields on the received TLP. All received TLPs with the Data Poisoning bit in the header set (EP = 1) are presented to the user. The core asserts the $(rx\_err\_fwd)$ $m\_axis\_rx\_tuser[1]$ signal for the duration of each poisoned TLP, as illustrated in Figure 3-52. Figure 3-52: Receive Transaction Data Poisoning If the TLP Digest bit field in the TLP header is set (TD = 1), the TLP contains an End-to-End CRC (ECRC). The core performs these operations based on how the user configured the core during core generation: - If the Trim TLP Digest option is on, the core removes and discards the ECRC field from the received TLP and clears the TLP Digest bit in the TLP header. - If the Trim TLP Digest option is off, the core does not remove the ECRC field from the received TLP and presents the entire TLP including TLP Digest to the User Application receiver interface. See Chapter 4, Customizing and Generating the Core for more information about how to enable the Trim TLP Digest option during core generation. ECRC Error on the 128-Bit Receive AXI4-Stream Interface The 7 Series FPGAs Integrated Block for PCI Express core checks the ECRC on incoming transaction packets, when ECRC checking is enabled in the core. When it detects an ECRC error in a transaction packet, the core signals this error to the user by simultaneously asserting m\_axis\_rx\_tuser[0] (rx\_ecrc\_err) and m\_axis\_rx\_tuser[21:17] (rx\_is\_eof[4:0]), as illustrated in Figure 3-53. Figure 3-53: ECRC Error on 128-Bit Receive AXI4-Stream Interface Packet Base Address Register Hit on the Receive AXI4-Stream Interface The core decodes incoming Memory and I/O TLP request addresses to determine which Base Address Register (BAR) in the core Type0 configuration space is being targeted, and indicates the decoded base address on (rx\_bar\_hit[7:0]) m\_axis\_rx\_tuser[8:2]. For each received Memory or I/O TLP, a minimum of one and a maximum of two (adjacent) bit(s) are set to 0. If the received TLP targets a 32-bit Memory or I/O BAR, only one bit is asserted. If the received TLP targets a 64-bit Memory BAR, two adjacent bits are asserted. If the core receives a TLP that is not decoded by one of the BARs, then the core drops it without presenting it to the user, and it automatically generates an Unsupported Request message. Even if the core is configured for a 64-bit BAR, the system might not always allocate a 64-bit address, in which case only one rx\_bar\_hit[7:0] signal is asserted. Table 3-10 illustrates mapping between $rx\_bar\_hit[7:0]$ and the BARs, and the corresponding byte offsets in the core Type0 configuration header. | rx_bar_hit[x] | m_axis_rx_tuser[x] | BAR | Byte Offset | |---------------|--------------------|-------------------|-------------| | 0 | 2 | 0 | 10h | | 1 | 3 | 1 | 14h | | 2 | 4 | 2 | 18h | | 3 | 5 | 3 | 1Ch | | 4 | 6 | 4 | 20h | | 5 | 7 | 5 | 24h | | 6 | 8 | Expansion ROM BAR | 30h | | 7 | 9 | Reserved | _ | Table 3-10: rx\_bar\_hit to Base Address Register Mapping For a Memory or I/O TLP Transaction on the receive interface, rx\_bar\_hit[7:0] is valid for the entire TLP, starting with the assertion of (rx\_is\_sof[4]) m\_axis\_rx\_tuser[14], as shown in Figure 3-54. For straddled data transfer beats, $rx\_bar\_hit[7:0]$ corresponds to the new packet (the packet corresponding to $rx\_is\_sof[4)$ . When receiving non-Memory and non-I/O transactions, $rx\_bar\_hit[7:0]$ is undefined. Figure 3-54: BAR Target Determination Using rx\_bar\_hit The $(rx\_bar\_hit[7:0])$ m\_axis\_rx\_tuser[9:2] signal enables received Memory and I/O transactions to be directed to the appropriate destination apertures within the User Application. By utilizing rx\_bar\_hit[7:0], application logic can inspect only the lower order Memory and I/O address bits within the address aperture to simplify decoding logic. #### Packet Transfer Discontinue on the Receive AXI4-Stream Interface The loss of communication with the link partner is signaled by deassertion of user\_lnk\_up. When user\_lnk\_up is deasserted, it effectively acts as a Hot Reset to the entire core and all TLPs stored inside the core or being presented to the receive interface are irrecoverably lost. A TLP in progress on the Receive AXI4-Stream interface is presented to its correct length, according to the Length field in the TLP header. However, the TLP is corrupt and should be discarded by the User Application. Figure 3-55 illustrates packet transfer discontinue scenario. Figure 3-55: Receive Transaction Discontinue ## Transaction Processing on the Receive AXI4-Stream Interface Transaction processing in the 7 Series FPGAs Integrated Block for PCI Express is fully compliant with the PCI Express Received TLP handling rules, as specified in the PCI Express Base Specification, rev. 2.1 [Ref 2]. The core performs checks on received Transaction Layer Packets (TLPs) and passes valid TLPs to the User Application. It handles erroneous TLPs in the manner indicated in Table 3-11 and Table 3-12. Any errors associated with a TLP that are presented to the User Application for which the core does not check must be signaled by the User Application logic using the cfg\_err\_\* interface. Table 3-11 and Table 3-12 describe the packet disposition implemented in the core based on received TLP type and condition of core/TLP error for the Endpoint and Root Port configurations. | Table 3-11: | TLP Disposition on the Receive AXI4-Stream | Interface: Endocint | |-------------|--------------------------------------------|--------------------------| | TUDIC J-11. | TEF DISDUSITION ON THE NECELVE ANIA-STREAM | I IIILEI IACE. LIIUDUIIL | | TLP Type | Condition of Core or TLP Error | | Core Response to TLP | | |-------------------------|--------------------------------------------------|----------------------------------|-----------------------------------|--| | Memory Read | BAR Miss | | Unsupported Request | | | Memory Write Atomic Ops | Received when in Non-D0 PM<br>State | | Unsupported Request | | | I/O Read I/O Write | Neither of the above conditions | | TLP presented to User Application | | | | Received by a non-Legacy<br>PCI Express Endpoint | | Unsupported Request | | | | ked<br>Legacy<br>Endpoint | BAR Miss | Unsupported Request | | | Memory Read Locked | | Received when in Non-D0 PM State | Unsupported Request | | | | Neither of above conditions | | TLP presented to User Application | | Table 3-11: TLP Disposition on the Receive AXI4-Stream Interface: Endpoint (Cont'd) | TLP Type | | Condition of Core or TLP Error | Core Response to TLP | |---------------------------------|-----------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | Configuration Read/Write Type 0 | | Internal Config Space | TLP consumed by the core, to read/write internal Configuration Space and a CpID/Cpl is generated | | | | User-Defined Config Space | TLP presented to User Application | | Configurat | tion Read/Write Type 1 | Received by an Endpoint | Unsupported Request | | | | Requester ID Miss | Unexpected Completion | | Completio<br>Completio | | Received when in Non-D0 PM<br>State | Unexpected Completion | | | | Neither of above conditions | TLP presented to User Application | | | Set Slot Power Limit | Received by an Endpoint | TLP consumed by the core and used to program the Captured Slot Power Limit Scale/Value fields of the Device Capabilities Register | | | PM_PME<br>PME_TO_Ack | Received by an Endpoint | Unsupported Request | | | PM_Active_State_NAK<br>PME_Turn_Off | Received by an Endpoint | TLP consumed by the core and used to control Power Management | | Messages | Unlock | Received by a non-Legacy<br>Endpoint | Ignored | | | | Received by a Legacy Endpoint | TLP presented to User Application <sup>(1)</sup> | | | INTX | Received by an Endpoint | Fatal Error | | | Error_Fatal<br>Error Non-Fatal<br>Error Correctable | Received by an Endpoint | Unsupported Request | | | Vendor Defined Type 0<br>Vendor Defined Type 1 | Received by an Endpoint | TLP presented to User Application <sup>(1)</sup> | | | Hot Plug Messages | Received by an Endpoint | TLP dropped by the core | #### Notes: 1. The TLP is indicated on the cfg $\_msg^*$ interface and also appears on the $m\_axis\_rx\_^*$ interface. Table 3-12: TLP Disposition on the Receive AXI4-Stream Interface: Root Port | TLP Type | Condition of Core or TLP<br>Error | Core Response to TLP | |----------------------------------|-------------------------------------|-----------------------------------------------------------------------------------| | Memory Read | BAR Miss | No BAR Filtering in Root Port configuration:<br>TLP presented to User Application | | Memory Write Atomic Ops I/O Read | Received when in Non-D0 PM<br>State | Unsupported Request | | I/O Write | Neither of the above conditions | TLP presented to User Application | | Memory Read Locked | Received by a Root Port | TLP presented to User Application | Table 3-12: TLP Disposition on the Receive AXI4-Stream Interface: Root Port (Cont'd) | TLP Type | | Condition of Core or TLP<br>Error | Core Response to TLP | |------------------------------|-----------------------------------------------------|-----------------------------------|--------------------------------------------------| | Configurat | ion Read / Write Type 0 | Received by a Root Port | Unsupported Request | | Configurat | ion Read / Write Type 1 | Received by a Root Port | Unsupported Request | | Completion Completion Locked | | Received by a Root Port | TLP presented to User Application | | | Set Slot Power Limit | Received by a Root Port | Unsupported Request | | | PM_PME<br>PME_TO_Ack | Received by a Root Port | TLP presented to User Application <sup>(1)</sup> | | | PM_Active_State_NAK | Received by a Root Port | Unsupported Request | | | PME_Turn_Off | Received by a Root Port | Fatal Error | | | Unlock | Received by a Root Port | Fatal Error | | Messages | INTX | Received by a Root Port | TLP presented to User Application <sup>(1)</sup> | | | Error_Fatal<br>Error Non-Fatal<br>Error Correctable | Received by a Root Port | TLP presented to User Application <sup>(1)</sup> | | | Vendor Defined Type 0<br>Vendor Defined Type 1 | Received by a Root Port | TLP presented to User Application <sup>(1)</sup> | | | Hot Plug Messages | Received by a Root Port | TLP dropped by the core | #### Notes: 1. The TLP is indicated on the cfg\_msg\* interface and also appears on the m\_axis\_rx\* interface only if enabled in the GUI. # **Atomic Operations** The 7 Series FPGAs Integrated Block for PCI Express supports both sending and receiving Atomic operations (Atomic Ops) as defined in the *PCI Express Base Specification v2.1*. The specification defines three TLP types that allow advanced synchronization mechanisms amongst multiple producers and/or consumers. The integrated block treats Atomic Ops TLPs as Non-Posted Memory Transactions. The three TLP types are: - FetchAdd - Swap - CAS (Compare And Set) Applications that request Atomic Ops must create the TLP in the User Application and send through the transmit AXI4-Stream interface. Applications that respond (complete) to Atomic Ops must receive the TLP from the receive AXI4-Stream interface, create the appropriate completion TLP in the User Application, and send the resulting completion through the transmit AXI4-Stream interface. # **Core Buffering and Flow Control** ## **Maximum Payload Size** TLP size is restricted by the capabilities of both link partners. After the link is trained, the root complex sets the MAX\_PAYLOAD\_SIZE value in the Device Control register. This value is equal to or less than the value advertised by the Device Capability register of the core. The advertised value in the Device Capability register of the Integrated Block core is either 128, 256, 512, or 1024 bytes, depending on the setting in the Vivado™ IP catalog (1024 is not supported for the 8-lane, 5.0 Gb/s 128-bit core). For more information about these registers, see section 7.8 of the *PCI Express Base Specification* [Ref 2]. The value of the Device Control register of the core is provided to the User Application on the cfg\_dcommand[15:0] output. See Design with Configuration Space Registers and Configuration Interface, page 108 for information about this output. ### **Transmit Buffers** The Integrated Block for PCI Express transmit AXI4-Stream interface provides tx\_buf\_av, an instantaneous indication of the number of Max\_Payload\_Size buffers available for use in the transmit buffer pool. Table 3-13 defines the number of transmit buffers available and maximum supported payload size for a specific core. | Capability Max | Performance Level <sup>(1)</sup> | | | |-------------------------|----------------------------------|-----------------------------|--| | Payload Size<br>(Bytes) | Good (Minimize Block RAM Usage) | High (Maximize Performance) | | | 128 | 26 | 32 | | | 256 | 14 | 29 | | | 512 | 512 15 30 | | | | 1024 <sup>(2)</sup> | 15 | 31 | | Table 3-13: Transmit Buffers Available #### **Notes:** - 1. Performance level is set through a Vivado IP catalog selection. - 2. 1024 is not supported for the 8-lane, 5.0 Gb/s, 128-bit core. Each buffer can hold one maximum sized TLP. A maximum sized TLP is a TLP with a 4-DWORD header plus a data payload equal to the Max\_Payload\_Size of the core (as defined in the Device Capability register) plus a TLP Digest. After the link is trained, the root complex sets the Max\_Payload\_Size value in the Device Control register. This value is equal to or less than the value advertised by the Device Capability register of the core. For more information about these registers, see section 7.8 of the *PCI Express Base Specification*. A TLP is held in the transmit buffer of the core until the link partner acknowledges receipt of the packet, at which time the buffer is released and a new TLP can be loaded into it by the User Application. For example, if the Capability Max Payload Size selected for the Endpoint core is 256 bytes, and the performance level selected is high, there are 29 total transmit buffers. Each of these buffers can hold at a maximum one 64-bit Memory Write Request (4-DWORD header) plus 256 bytes of data (64 DWORDs) plus TLP Digest (one DWORD) for a total of 69 DWORDs. This example assumes the root complex sets the MAX\_PAYLOAD\_SIZE register of the Device Control register to 256 bytes, which is the maximum capability advertised by this core. For this reason, at any given time, this core could have 29 of these 69 DWORD TLPs waiting for transmittal. There is no sharing of buffers among multiple TLPs, so even if user is sending smaller TLPs such as 32-bit Memory Read request with no TLP Digest totaling three DWORDs only per TLP, each transmit buffer still holds only one TLP at any time. The internal transmit buffers are shared between the User Application and the configuration management module (CMM) of the core. Because of this, the tx\_buf\_av bus can fluctuate even if the User Application is not transmitting packets. The CMM generates completion TLPs in response to configuration reads or writes, interrupt TLPs at the request of the User Application, and message TLPs when needed. The Transmit Buffers Available indication enables the User Application to completely utilize the PCI transaction ordering feature of the core transmitter. The transaction ordering rules allow for Posted and Completion TLPs to bypass Non-Posted TLPs. See section 2.4 of the PCI Express Base Specification [Ref 2] for more information about ordering rules. The core supports the transaction ordering rules and promotes Posted and Completion packets ahead of blocked Non-Posted TLPs. Non-Posted TLPs can become blocked if the link partner is in a state where it momentarily has no Non-Posted receive buffers available, which it advertises through Flow Control updates. In this case, the core promotes Completion and Posted TLPs ahead of these blocked Non-Posted TLPs. However, this can only occur if the Completion or Posted TLP has been loaded into the core by the User Application. By monitoring the tx\_buf\_av bus, the User Application can ensure there is at least one free buffer available for any Completion or Posted TLP. Promotion of Completion and Posted TLPs only occurs when Non-Posted TLPs are blocked; otherwise packets are sent on the link in the order they are received from the User Application. #### **Receiver Flow Control Credits Available** The core provides the User Application information about the state of the receiver buffer pool queues. This information represents the current space available for the Posted, Non-Posted, and Completion queues. One Header Credit is equal to either a 3- or 4-DWORD TLP Header and one Data Credit is equal to 16 bytes of payload data. Table 3-14 provides values on credits available immediately after user\_lnk\_up assertion but before the reception of any TLP. If space available for any of the above categories is exhausted, the corresponding credit available signals indicate a value of zero. Credits available return to initial values after the receiver has drained all TLPs. | Cuadit Catagom. | Performance<br>Level | Capability Maximum Payload Size | | | | |-------------------|----------------------|---------------------------------|----------|----------|-----------| | Credit Category | | 128 Byte | 256 Byte | 512 Byte | 1024 Byte | | Non-Posted Header | Good | 12 | | | | | | High | - 12 | | | | | Non-Posted Data | Good | - 12 | | | | | | High | | | | | | Posted Header | Good | 22 | | | | | | High | 32 | | | | | Posted Data | Good | 77 | 77 | 154 | 308 | | | High | 154 | 154 | 308 | 616 | | Completion Header | Good | 26 | | | | | | High | 36 | | | | | Completion Data | Good | 77 | 77 | 154 | 308 | | | | | | | | Table 3-14: Transaction Receiver Credits Available Initial Values The User Application can use the fc\_ph[7:0], fc\_pd[11:0], fc\_nph[7:0], fc\_npd[11:0], fc\_cplh[7:0], fc\_cpld[11:0], and fc\_sel[2:0] signals to efficiently utilize and manage receiver buffer space available in the core application. For additional information, see Flow Control Credit Information. High 154 154 308 616 Endpoint cores have a unique requirement where the User Application must use advanced methods to prevent buffer overflows when requesting Non-Posted Read Requests from an upstream component. According to the specification, a PCI Express Endpoint is required to advertise infinite storage credits for Completion Transactions in its receivers. This means that Endpoints must internally manage Memory Read Requests transmitted upstream and not overflow the receiver when the corresponding Completions are received. The User Application transmit logic must use Completion credit information presented to modulate the rate and size of Memory Read requests, to stay within the instantaneous Completion space available in the core receiver. For additional information, see Appendix C, Managing Receive-Buffer Space for Inbound Completions. #### **Flow Control Credit Information** Using the Flow Control Credit Signals The integrated block provides the User Application with information about the state of the Transaction Layer transmit and receive buffer credit pools. This information represents the current space available, as well as the credit "limit" and "consumed" information for the Posted, Non-Posted, and Completion pools. Table 2-7, page 16 defines the Flow Control Credit signals. Credit status information is presented on these signals: - fc\_ph[7:0] - fc\_pd[11:0] - fc\_nph[7:0] - fc\_npd[11:0] - fc\_cplh[7:0] - fc\_cpld[11:0] Collectively, these signals are referred to as fc\_\*. The fc\_\* signals provide information about each of the six credit pools defined in the *PCI Express Base Specification*: Header and Data Credits for Each of Posted, Non-Posted, and Completion. Six different types of flow control information can be read by the User Application. The $fc\_sel[2:0]$ input selects the type of flow control information represented by the $fc\_*$ outputs. The Flow Control Information Types are shown in Table 3-15. **Table 3-15:** Flow Control Information Types | fc_sel[2:0] | Flow Control Information Type | | |-------------|----------------------------------|--| | 000 | Receive Credits Available Space | | | 001 | Receive Credits Limit | | | 010 | Receive Credits Consumed | | | 011 | Reserved | | | 100 | Transmit Credits Available Space | | | 101 | Transmit Credit Limit | | | 110 | Transmit Credits Consumed | | | 111 | Reserved | | The fc\_sel[2:0] input can be changed on every clock cycle to indicate a different Flow Control Information Type. There is a two clock-cycle delay between the value of fc\_sel[2:0] changing and the corresponding Flow Control Information Type being presented on the fc\_\* outputs for both 64-bit and 128-bit interface. Figure 3-56 illustrates the timing of the Flow Control Credits signals. Figure 3-56: Flow Control Credits for the 64-Bit and 128-Bit Interfaces The output values of the fc\_\* signals represent credit values as defined in the *PCI Express Base Specification* [Ref 2]. One Header Credit is equal to either a 3- or 4-DWORD TLP Header and one Data Credit is equal to 16 bytes of payload data. Initial credit information is available immediately after user\_lnk\_up assertion, but before the reception of any TLP. Table 3-16 defines the possible values presented on the fc\_\* signals. Initial credit information varies depending on the size of the receive buffers within the integrated block and the Link Partner. Table 3-16: fc\_\* Value Definition | Header Credit Value | Data Credit Value | Meaning | | |---------------------|-------------------|-------------------------------------------|--| | 00 - 7F | 000 - 7FF | User credits | | | FF-80 | FFF-800 | Negative credits available <sup>(1)</sup> | | | 7F | 7FF | Infinite credits available <sup>(1)</sup> | | #### Notes: 1. Only Transmit Credits Available Space indicate Negative or Infinite credits available. Receive Credit Flow Control Information Receive Credit Flow Control Information can be obtained by setting fc\_sel[2:0] to 000b, 001b, or 010b. The Receive Credit Flow Control information indicates the current status of the receive buffers within the integrated block. Receive Credits Available Space: fc\_sel[2:0] = 000b Receive Credits Available Space shows the credit space available in the integrated block's Transaction Layer local receive buffers for each credit pool. If space available for any of the credit pools is exhausted, the corresponding fc\_\* signal indicates a value of zero. Receive Credits Available Space returns to its initial values after the User Application has drained all TLPs from the integrated block. In the case where infinite credits have been advertised to the Link Partner for a specific Credit pool, such as Completion Credits for Endpoints, the User Application should use this value along with the methods described in Appendix C, Managing Receive-Buffer Space for Inbound Completions, to avoid completion buffer overflow. Receive Credits Limit: fc\_sel[2:0] = 001b Receive Credits Limit shows the credits granted to the link partner. The fc\_\* values are initialized with the values advertised by the integrated block during Flow Control initialization and are updated as a cumulative count as TLPs are read out of the Transaction Layer receive buffers through the AXI4-Stream interface. This value is referred to as CREDITS\_ALLOCATED within the *PCI Express Base Specification*. In the case where infinite credits have been advertised for a specific credit pool, the Receive Buffer Credits Limit for that pool always indicates zero credits. Receive Credits Consumed: fc\_sel[2:0] = 010b Receive Buffer Credits Consumed shows the credits consumed by the link partner (and received by the integrated block). The initial $fc_*$ values are always zero and are updated as a cumulative count, as packets are received by the Transaction Layers receive buffers. This value is referred to as CREDITS\_RECEIVED in the *PCI Express Base Specification*. Transmit Credit Flow Control Information Transmit Credit Flow Control Information can be obtained by setting fc\_sel[2:0] to 100b, 101b, or 110b. The Transmit Credit Flow Control information indicates the current status of the receive buffers within the Link Partner. Transmit Credits Available Space: fc\_sel[2:0] = 100b Transmit Credits Available Space indicates the available credit space within the receive buffers of the Link Partner for each credit pool. If space available for any of the credit pools is exhausted, the corresponding fc\_\* signal indicates a value of zero or negative. Transmit Credits Available Space returns to its initial values after the integrated block has successfully sent all TLPs to the Link Partner. If the value is negative, more header or data has been written into the local transmit buffers of the integrated block than the Link Partner can currently consume. Because the block does not allow posted packets to pass completions, a posted packet that is written is not transmitted if there is a completion ahead of it waiting for credits (as indicated by a zero or negative value). Similarly, a completion that is written is not transmitted if a posted packet is ahead of it waiting for credits. The User Application can monitor the Transmit Credits Available Space to ensure that these temporary blocking conditions do not occur, and that the bandwidth of the PCI Express Link is fully utilized by only writing packets to the integrated block that have sufficient space within the Receive buffer of the Link Partner. Non-Posted packets can always be bypassed within the integrated block; so, any Posted or Completion packet written passes Non-Posted packets waiting for credits. The Link Partner can advertise infinite credits for one or more of the three traffic types. Infinite credits are indicated to the user by setting the Header and Data credit outputs to their maximum value as indicated in Table 3-16. Transmit Credits Limit: fc\_sel[2:0] = 101b Transmit Credits Limit shows the receive buffer limits of the Link Partner for each credit pool. The fc\_\* values are initialized with the values advertised by the Link Partner during Flow Control initialization and are updated as a cumulative count as Flow Control updates are received from the Link Partner. This value is referred to as CREDITS\_LIMIT in the PCI Express Base Specification [Ref 2]. In the case where infinite credits have been advertised for a specific Credit pool, the Transmit Buffer Credits Limit always indicates zero credits for that pool. Transmit Credits Consumed: fc sel[2:0] = 110b Transmit Credits Consumed show the credits consumed of the Receive Buffer of the Link Partner by the integrated block. The initial value is always zero and is updated as a cumulative count, as packets are transmitted to the Link Partner. This value is referred to as CREDITS\_CONSUMED in the *PCI Express Base Specification*. # **Designing with the Physical Layer Control and Status Interface** Physical Layer Control and Status enables the User Application to change link width and speed in response to data throughput and power requirements. # **Design Considerations for a Directed Link Change** These points should be considered during a Directed Link Change: - Link change operation must be initiated only when user\_lnk\_up is asserted and the core is in the LO state, as indicated by the pl\_ltssm\_state[5:0] signal. - Link Width Change should not be used when Lane Reversal is enabled. - Target Link Width of a Link Width Change operation must be equal to or less than the width indicated by pl\_initial\_link\_width output. - When pl\_link\_upcfg\_cap is set to 1b, the PCI Express link is Upconfigure capable. This allows the link width to be varied between the Initial Negotiated Link Width and any smaller link width supported by both the Port and link partner (this is for link reliability or application reasons). - If a link is not Upconfigure capable, the Negotiated link width can only be varied to a width less than the Negotiated Link Width that is supported by both the link partner and device. - Before initiating a link speed change from 2.5 Gb/s to 5.0 Gb/s, the User Application must ensure that the link is 5.0 Gb/s (Gen2) capable (that is, pl\_link\_gen2\_cap is 1b) and the Link Partner is also Gen2 capable (pl\_link\_partner\_gen2\_capable is 1b). - A link width change that benefits the application must be initiated only when cfg\_lcommand[9] (the Hardware Autonomous Width Disable bit) is 0b. In addition, for both link speed and/or width change driven by application need, pl\_directed\_link\_auton must be driven (1b). If the user wants the option to restore the link width and speed to the original (higher) width and speed, the User Application should ensure that pl\_link\_upcfg\_cap is 1b. - If the User Application directs the link to a width not supported by the link partner, the resulting link width is the next narrower mutually supported link width. For example, an 8-lane link is directed to a 4-lane operation, but the link partner supports only 1-lane train down operations. So, this would result in a 1-lane operation. - The Endpoint should initiate directed link change only when the device is in D0 power state (cfg\_pmcsr\_powerstate[1:0] = 00b). - A retrain should not be initiated using directed link change pins (Root or Endpoint) or by setting the retrain bit (Root only), if the cfg\_pcie\_link\_state = 101b (transitioning to/from PPM L1) or 110b (transitioning to PPM L2/L3 Ready). - To ease timing closure, it is permitted to check for the conditions specified above to be all simultaneously TRUE up to 16 user clock cycles before initiating a Directed Link Change. These conditions are: ``` user_lnk_up == 1 'b1 ``` - pl\_ltssm\_state[5:0] == 6 ' h16 - cfg\_lcommand[9] == 1 'b0 - cfg\_pmcsr\_powerstate[1:0] == 2 'b00 - cfg\_pcie\_link\_state[2:0] != either 3 'b101 or 3 'b110 # **Directed Link Width Change** Figure 3-57 shows the directed link width change process that must be implemented by the User Application. Here target\_link\_width[1:0] is the application-driven new link width request. Figure 3-57: Directed Link Width Change # **Directed Link Speed Change** Figure 3-58 shows the directed link speed change process that must be implemented by the User Application. Here target\_link\_speed is the application-driven new link speed request. **Note:** A link speed change should not be initiated on a Root Port by driving the pl\_directed\_link\_change pin to 10 or 11 unless the attribute RP\_AUTO\_SPD = 11. Figure 3-58: Directed Link Speed Change # **Directed Link Width and Speed Change** Figure 3-59 shows the directed link width and speed change process that must be implemented by the User Application. Here target\_link\_width[1:0] is the application-driven new link width request, and target\_link\_speed is the application-driven new link speed request. **Note:** A link speed change should not be initiated on a Root Port by driving the pl\_directed\_link\_change pin to 10 or 11 unless the attribute RP\_AUTO\_SPD = 11. Figure 3-59: Directed Link Width and Speed Change # Design with Configuration Space Registers and Configuration Interface This section describes the use of the Configuration interface for accessing the PCI Express Configuration Space Type 0 or Type 1 registers that are part of the Integrated Block core. The Configuration interface includes a read/write Configuration Port for accessing the registers. In addition, some commonly used registers are mapped directly on the Configuration interface for convenience. # **Registers Mapped Directly onto the Configuration Interface** The Integrated Block core provides direct access to select command and status registers in its Configuration Space. For Endpoints, the values in these registers are typically modified by Configuration Writes received from the Root Complex; however, the User Application can also modify these values using the Configuration Port. In the Root Port configuration, the Configuration Port must always be used to modify these values. Table 3-17 defines the command and status registers mapped to the configuration port. Table 3-17: Command and Status Registers Mapped to the Configuration Port | Port Name | Direction | Description | |--------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------| | cfg_bus_number[7:0] | Output | Bus Number: Default value after reset is 00h. Refreshed whenever a Type 0 Configuration Write packet is received. | | cfg_device_number[4:0] | Output | Device Number: Default value after reset is 00000b. Refreshed whenever a Type 0 Configuration Write packet is received. | | cfg_function_number[2:0] | Output | Function Number: Function number of the core, hardwired to 000b. | | cfg_status[15:0] | Output | Status Register: Status register from the Configuration Space Header. Not supported. | | cfg_command[15:0] | Output | Command Register: Command register from the Configuration Space Header. | | cfg_dstatus[15:0] | Output | Device Status Register: Device status register from the PCI Express Capability Structure. | | cfg_dcommand[15:0] | Output | Device Command Register: Device control register from the PCI Express Capability Structure. | | cfg_dcommand2[15:0] | Output | Device Command 2 Register: Device control 2 register from the PCI Express Capability Structure. | | cfg_lstatus[15:0] | Output | Link Status Register: Link status register from the PCI Express Capability Structure. | | cfg_lcommand[15:0] | Output | Link Command Register: Link control register from the PCI Express Capability Structure. | ## **Device Control and Status Register Definitions** ## cfg\_bus\_number[7:0], cfg\_device\_number[4:0], cfg\_function\_number[2:0] Together, these three values comprise the core ID, which the core captures from the corresponding fields of inbound Type 0 Configuration Write accesses. The User Application is responsible for using this core ID as the Requestor ID on any requests it originates, and using it as the Completer ID on any Completion response it sends. This core supports only one function; for this reason, the function number is hardwired to 000b. ### cfg\_status[15:0] This output bus is not supported. If the user wishes to retrieve this information, this can be derived by Read access of the Configuration Space in the 7 Series FPGAs Integrated Block for PCI Express via the Configuration Port. ## cfg\_command[15:0] This bus reflects the value stored in the Command register in the PCI Configuration Space Header. Table 3-18 provides the definitions for each bit in this bus. See the PCI Express Base Specification [Ref 2] for detailed information. Table 3-18: Bit Mapping on Header Command Register | Bit | Name | | | |--------------------|--------------------------------------------------------|--|--| | cfg_command[15:11] | Reserved | | | | cfg_command[10] | Interrupt Disable | | | | cfg_command[9] | Fast Back-to-Back Transactions Enable (hardwired to 0) | | | | cfg_command[8] | SERR Enable | | | | cfg_command[7] | IDSEL Stepping/Wait Cycle Control (hardwired to 0) | | | | cfg_command[6] | Parity Error Enable - Not Supported | | | | cfg_command[5] | VGA Palette Snoop (hardwired to 0) | | | | cfg_command[4] | Memory Write and Invalidate (hardwired to 0) | | | | cfg_command[3] | Special Cycle Enable (hardwired to 0) | | | | cfg_command[2] | Bus Master Enable | | | | cfg_command[1] | Memory Address Space Decoder Enable | | | | cfg_command[0] | I/O Address Space Decoder Enable | | | The User Application must monitor the Bus Master Enable bit (cfg\_command[2]) and refrain from transmitting requests while this bit is not set. This requirement applies only to requests; completions can be transmitted regardless of this bit. The Memory Address Space Decoder Enable bit (cfg\_command[1]) or the I/O Address Space Decoder Enable bit (cfg\_command[0]) must be set to receive Memory or I/O requests. These bits are set by an incoming Configuration Write request from the system host. ## cfg\_dstatus[15:0] This bus reflects the value stored in the Device Status register of the PCI Express Capabilities Structure. Table 3-19 defines each bit in the cfg\_dstatus bus. See the PCI Express Base Specification [Ref 2] for detailed information. Table 3-19: Bit Mapping on PCI Express Device Status Register | Bit | Name | |-------------------|-------------------------------------| | cfg_dstatus[15:6] | Reserved | | cfg_dstatus[5] | Transaction Pending | | cfg_dstatus[4] | AUX Power Detected (hardwired to 0) | | cfg_dstatus[3] | Unsupported Request Detected | | cfg_dstatus[2] | Fatal Error Detected | | cfg_dstatus[1] | Non-Fatal Error Detected | | cfg_dstatus[0] | Correctable Error Detected | ## cfg\_dcommand[15:0] This bus reflects the value stored in the Device Control register of the PCI Express Capabilities Structure. Table 3-20 defines each bit in the cfg\_dcommand bus. See the PCI Express Base Specification for detailed information. Table 3-20: Bit Mapping of PCI Express Device Control Register | Bit | Name | |---------------------|--------------------------------------| | cfg_dcommand[15] | Reserved | | cfg_dcommand[14:12] | Max_Read_Request_Size | | cfg_dcommand[11] | Enable No Snoop | | cfg_dcommand[10] | Auxiliary Power PM Enable | | cfg_dcommand[9] | Phantom Functions Enable | | cfg_dcommand[8] | Extended Tag Field Enable | | cfg_dcommand[7:5] | Max_Payload_Size | | cfg_dcommand[4] | Enable Relaxed Ordering | | cfg_dcommand[3] | Unsupported Request Reporting Enable | | cfg_dcommand[2] | Fatal Error Reporting Enable | | cfg_dcommand[1] | Non-Fatal Error Reporting Enable | | cfg_dcommand[0] | Correctable Error Reporting Enable | #### cfg\_lstatus[15:0] This bus reflects the value stored in the Link Status register in the PCI Express Capabilities Structure. Table 3-21 defines each bit in the cfg\_lstatus bus. See the PCI Express Base Specification for details. Table 3-21: Bit Mapping of PCI Express Link Status Register | Bit | Name | | | | |------------------|----------------------------------|--|--|--| | cfg_lstatus[15] | Link Autonomous Bandwidth Status | | | | | cfg_lstatus[14] | Link Bandwidth Management Status | | | | | cfg_lstatus[13] | Data Link Layer Link Active | | | | | cfg_lstatus[12] | Slot Clock Configuration | | | | | cfg_lstatus[11] | Link Training | | | | | cfg_lstatus[10] | Reserved | | | | | cfg_lstatus[9:4] | Negotiated Link Width | | | | | cfg_lstatus[3:0] | Current Link Speed | | | | ## cfg\_lcommand[15:0] This bus reflects the value stored in the Link Control register of the PCI Express Capabilities Structure. Table 3-22 provides the definition of each bit in cfg\_lcommand bus. See the PCI Express Base Specification, rev. 2.1 for more details. Table 3-22: Bit Mapping of PCI Express Link Control Register | Bit | Name | |--------------------------------|------------------------------------------------| | cfg_lcommand[15:12] | Reserved | | cfg_lcommand[11] | Link Autonomous Bandwidth Interrupt Enable | | cfg_lcommand[10] | Link Bandwidth Management Interrupt Enable | | cfg_lcommand[9] | Hardware Autonomous Width Disable | | cfg_lcommand[8] | Enable Clock Power Management | | cfg_lcommand[7] | Extended Synch | | cfg_lcommand[6] | Common Clock Configuration | | cfg_lcommand[5] <sup>(1)</sup> | Retrain Link (Reserved for an Endpoint device) | | cfg_lcommand[4] | Link Disable | | cfg_lcommand[3] | Read Completion Boundary | | cfg_lcommand[2] | Reserved | | cfg_lcommand[1:0] | Active State Link PM Control | #### Notes: ## cfg\_dcommand2[15:0] This bus reflects the value stored in the Device Control 2 register of the PCI Express Capabilities Structure. Table 3-23 defines each bit in the cfg\_dcommand bus. See the PCI Express Base Specification [Ref 2] for detailed information. <sup>1.</sup> During L1 negotiation, the user should not trigger a link retrain by writing a 1 to cfg\_lcommand[5]. L1 negotiation can be observed by monitoring the cfg\_pcie\_link\_state port. Table 3-23: Bit Mapping of PCI Express Device Control 2 Register | Bit | Name | | | | |---------------------|----------------------------|--|--|--| | cfg_dcommand2[15:5] | Reserved | | | | | cfg_dcommand2[4] | Completion Timeout Disable | | | | | cfg_dcommand2[3:0] | Completion Timeout Value | | | | # **Core Response to Command Register Settings** Table 3-24 and Table 3-25 illustrate the behavior of the core based on the Command Register settings when configured as either an Endpoint or a Root Port. Table 3-24: Command Register (0x004): Endpoint | Bit(s) | Name | Attr | Endpoint Core Behavior | |--------|-----------------------|------|---------------------------------------------------------------------------------------------------------------| | 0 | I/O Space Enable | RW | The Endpoint does not permit a BAR hit on I/O space unless this is enabled. | | 1 | Memory Space Enable | RW | The Endpoint does not permit a BAR hit on Memory space unless this is enabled. | | 2 | Bus Master Enable | RW | The Endpoint does not enforce this; user could send a TLP through the AXI4-Stream interface. | | 5:3 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | | 6 | Parity Error Response | RW | Enables Master Data Parity Error (Status[8]) to be set. | | 7 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | | 8 | SERR# Enable | RW | Can enable Error NonFatal / Error Fatal Message generation, and enables Status[14] ("Signaled System Error"). | | 9 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | | 10 | Interrupt Disable | RW | If set to 1, the cfg_interrupt* interface is unable to cause INTx messages to be sent. | | 15:11 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | Table 3-25: Command Register (0x004): Root Port | Bit(s) | Name | Attr | Root Port Core behavior | |--------|---------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | I/O Space Enable | RW | The Root Port ignores this setting. If disabled, it still accepts I/O TLP from the user side and passes downstream. User Application logic must enforce not sending I/O TLPs downstream if this is unset. | | 1 | Memory Space Enable | RW | The Root Port ignores this setting. If disabled, it still accepts Mem TLPs from the user side and passes downstream. User Application logic must enforce not sending Mem TLPs downstream if this is unset. | Table 3-25: Command Register (0x004): Root Port (Cont'd) | Bit(s) | Name | Attr | Root Port Core behavior | |--------|-----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | Bus Master Enable | RW | When set to 0, the Root Port responds to target transactions such as an Upstream Mem or I/O TLPs as a UR (that is, the UR bit is set if enabled or a Cpl w/ UR packet is sent if the TLP was Non-Posted). When set to 1, all target transactions are passed to the user. | | 5:3 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | | 6 | Parity Error Response | RW | Enables Master Data Parity Error (Status[8]) to be set. | | 7 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | | 8 | SERR# Enable | RW | If enabled, Error Fatal/Error Non-Fatal Messages can be forwarded from the AXI4-Stream interface or cfg_err*, or internally generated. The Root Port does not enforce the requirement that Error Fatal/Error Non-Fatal Messages received on the link not be forwarded if this bit unset; user logic must do that. Note: Error conditions detected internal to the Root Port are indicated on cfg_msg* interface. | | 9 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | | 10 | Interrupt Disable | RW | Not applicable to Root Port. | | 15:11 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | # **Status Register Response to Error Conditions** Table 3-26 through Table 3-28 illustrate the conditions that cause the Status Register bits to be set in the core when configured as either an Endpoint or a Root Port. Table 3-26: Status Register (0x006): Endpoint | Bit(s) | Name | Attr | Cause in an Endpoint | |--------|--------------------------|------|------------------------------------------------------------------------------------------------------------------------------| | 2:0 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | | 3 | Interrupt Status | RO | <ul> <li>Set when interrupt signaled by user.</li> <li>Clears when interrupt is cleared by the Interrupt handler.</li> </ul> | | 4 | Capabilities List | RO | Wired to 1. | | 7:5 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | | 8 | Master Data Parity Error | RW1C | Set if Parity Error Response is set and a Poisoned Cpl TLP is received on the link, or a Poisoned Write TLP is sent. | | 10:9 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | | 11 | Signaled Target Abort | RW1C | Set if a Completion with status Completer Abort is sent upstream by the user through the cfg_err* interface. | | 12 | Received Target Abort | RW1C | Set if a Completion with status Completer Abort is received. | Table 3-26: Status Register (0x006): Endpoint (Cont'd) | Bit(s) | Name | Attr | Cause in an Endpoint | |--------|-----------------------|------|------------------------------------------------------------------------------------------------| | 13 | Received Master Abort | RW1C | Set if a Completion with status Unsupported Request is received. | | 14 | Signaled System Error | RW1C | Set if an Error Non-Fatal / Error Fatal Message is sent, and SERR# Enable (Command[8]) is set. | | 15 | Detected Parity Error | RW1C | Set if a Poisoned TLP is received on the link. | Table 3-27: Status Register (0x006): Root Port | Bit(s) | Name | Attr | Cause in a Root Port | |--------|--------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | | 3 | Interrupt Status | RO | Has no function in the Root Port. | | 4 | Capabilities List | RO | Wired to 1. | | 7:5 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | | 8 | Master Data Parity Error | RW1C | Set if Parity Error Response is set and a Poisoned Completion TLP is received on the link. | | 10:9 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | | 11 | Signaled Target Abort | RW1C | Never set by the Root Port | | 12 | Received Target Abort | RW1C | Never set by the Root Port | | 13 | Received Master Abort | RW1C | Never set by the Root Port | | 14 | Signaled System Error | RW1C | Set if the Root Port: | | | | | Receives an Error Non-Fatal / Error Fatal Message and<br>both SERR# Enable and Secondary SERR# enable are<br>set. | | | | | <ul> <li>Indicates on the cfg_msg* interface that a Error Fatal<br/>/ Error Non-Fatal Message should be generated<br/>upstream and SERR# enable is set.</li> </ul> | | 15 | Detected Parity Error | RW1C | Set if a Poisoned TLP is transmitted downstream. | Table 3-28: Secondary Status Register (0x01E): Root Port | Bit(s) | Name | Attr | Cause in a Root Port | |--------|------------------------------------|------|----------------------------------------------------------------------------| | 7:0 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | | 8 | Secondary Master Data Parity Error | RW1C | Set when the Root Port: | | | | | Receives a Poisoned Completion TLP, and Secondary Parity Error Response==1 | | | | | Transmits a Poisoned Write TLP, and Secondary Parity Error Response==1 | | 10:9 | Reserved | RO | Wired to 0. Not applicable to PCI Express. | | 11 | Secondary Signaled Target Abort | RW1C | Set when User indicates a Completer-Abort via cfg_err_cpl_abort | | Bit(s) | Name | Attr | Cause in a Root Port | |--------|---------------------------------|------|----------------------------------------------------------------------------------------| | 12 | Secondary Received Target Abort | RW1C | Set when the Root Port receives a Completion TLP with status Completer-Abort. | | 13 | Secondary Received Master Abort | RW1C | Set when the Root Port receives a<br>Completion TLP with status Unsupported<br>Request | | 14 | Secondary Received System Error | RW1C | Set when the Root Port receives an Error Fatal/Error Non-Fatal Message. | | 15 | Secondary Detected Parity Error | RW1C | Set when the Root Port receives a Poisoned TLP. | Table 3-28: Secondary Status Register (0x01E): Root Port ## Accessing Registers through the Configuration Port Configuration registers that are not directly mapped to the user interface can be accessed by configuration-space address using the ports shown in Table 2-14, page 28. Root Ports must use the Configuration Port to setup the Configuration Space. Endpoints can also use the Configuration Port to read and write; however, care must be taken to avoid adverse system side effects. The User Application must supply the address as a DWORD address, not a byte address. To calculate the DWORD address for a register, divide the byte address by four. For example: - The DWORD address of the Command/Status Register in the PCI Configuration Space Header is 01h. (The byte address is 04h.) - The DWORD address for BAR0 is 04h. (The byte address is 10h.) To read any register in configuration space, shown in Table 2-22, page 44, the User Application drives the register DWORD address onto cfg\_dwaddr[9:0]. The core drives the content of the addressed register onto cfg\_do[31:0]. The value on cfg\_do[31:0] is qualified by signal assertion on cfg\_rd\_wr\_done. Figure 3-60 illustrates an example with two consecutive reads from the Configuration Space. Figure 3-60: Example Configuration Space Read Access Configuration Space registers which are defined as RW by the *PCI Local Bus Specification* and *PCI Express Base Specification* are writable through the Configuration Management interface. To write a register in this address space, the User Application drives the register DWORD address onto cfg\_dwaddr[9:0] and the data onto cfg\_di[31:0]. This data is further qualified by cfg\_byte\_en[3:0], which validates the bytes of data presented on cfg\_di[31:0]. These signals should be held asserted until cfg\_rd\_wr\_done is asserted. Figure 3-61 illustrates an example with two consecutive writes to the Configuration Space, the first write with the User Application writing to all 32 bits of data, and the second write with the User Application selectively writing to only bits [23:26]. **Note:** Writing to the Configuration Space could have adverse system side effects. Users should ensure these writes do not negatively impact the overall system functionality. Figure 3-61: Example Configuration Space Write Access # **Optional PCI Express Extended Capabilities** The core optionally implements up to five PCI Express Extended Capabilities: Device Serial Number Capability, Virtual Channel Capability, Vendor Specific Capability, Advanced Error Reporting Capability, and Resizable BAR Capability. Using the Vivado IP catalog, you can choose which of these to enable. The relative order of the capabilities implemented is always the same. The order is: - 1. Device Serial Number (DSN) Capability - 2. Virtual Channel (VC) Capability - 3. Vendor Specific (VSEC) Capability - 4. Advanced Error Reporting (AER) Capability - 5. Resizable BAR (RBAR) Capability The Start addresses (Base Pointer address) of the five capability structures vary depending on the combination of capabilities enabled in the Vivado IP catalog. Table 3-29 through Table 3-33 define the start addresses of the five Extended Capability Structures, depending on the combination of PCI Express Extended Capabilities selected. #### Table 3-29: DSN Base Pointer | | DSN Base Pointer | |--------------------------|------------------| | No Capabilities Selected | - | | DSN Enabled | 100h | ## **Table 3-30:** VC Capability Base Pointer | | VC Capability Base Pointer | |-------------------------------|----------------------------| | No Capabilities Selected | - | | Only VC Capability Enabled | 100h | | DSN and VC Capability Enabled | 10Ch | # Table 3-31: VSEC Capability Base Pointer | | VSEC Capability Base<br>Pointer | |-------------------------------------------------|---------------------------------| | No Capabilities Selected | - | | Only VSEC Capability Enabled | 100h | | DSN and VSEC Capability Enabled | 10Ch | | DSN, VC Capability, and VSEC Capability Enabled | 128h | ## Table 3-32: AER Capability Base Pointer | | AER Capability<br>Base Pointer | |-----------------------------------------------------------------|--------------------------------| | No Capabilities Selected | - | | Only AER Capability Enabled | 100h | | DSN and AER Capability Enabled | 10Ch | | VC Capability and AER Capability Enabled | 11Ch | | VSEC Capability and AER Capability Enabled | 118h | | DSN, VC Capability, and AER Capability Enabled | 128h | | DSN, VSEC Capability, and AER Capability Enabled | 124h | | VC Capability, VSEC Capability, and AER Capability Enabled | 134h | | DSN, VC Capability, VSEC Capability, and AER Capability Enabled | 140h | Table 3-33: RBAR Capability Base Pointer | | RBAR Capability<br>Base Pointer | |----------------------------------------------------------------------------------|---------------------------------| | No Capabilities Selected | - | | Only RBAR Capability Enabled | 100h | | DSN and RBAR Capability Enabled | 10Ch | | VC Capability and RBAR Capability Enabled | 11Ch | | VSEC Capability and RBAR Capability Enabled | 118h | | AER Capability and RBAR Capability Enabled | 138h | | DSN, VC Capability, and RBAR Capability Enabled | 128h | | DSN, VSEC Capability, and RBAR Capability Enabled | 124h | | DSN, AER Capability, and RBAR Capability Enabled | 144h | | VC Capability, VSEC Capability, and RBAR Capability Enabled | 134h | | VC Capability, AER Capability, and RBAR Capability Enabled | 154h | | VSEC Capability, AER Capability, and RBAR Capability Enabled | 150h | | DSN, VC Capability, VSEC Capability, and RBAR Capability Enabled | 140h | | DSN, VC Capability, AER Capability, and RBAR Capability Enabled | 160h | | DSN, VSEC Capability, AER Capability and RBAR Capability Enabled | 15Ch | | VC Capability, VSEC Capability, AER Capability, and RBAR Capability Enabled | 16Ch | | DSN, VC Capability, VSEC Capability, AER Capability, and RBAR Capability Enabled | 178h | The rest of the PCI Express Extended Configuration Space is optionally available for you to implement. # Xilinx Defined Vendor Specific Capability The core supports Xilinx defined Vendor Specific Capability that provides Control and Status for Loopback Master function for both the Root Port and Endpoint configurations. **RECOMMENDED:** Use Loopback Master functionality to perform in-system test of the physical link only, that is, when the application is not active. User logic is required to control the Loopback Master functionality by assessing the VSEC structure through the Configuration interface. Figure 3-62 shows the VSEC structure in the PCIe Extended Configuration Space implemented in the integrated block. 0 Byte Offset 31 | | | | - | |---------------------------------|-------------------------|-----------------------------------------|-----| | Next Capability Offset | Capability Version = 1h | PCI Express extended capability = 000Bh | 00h | | VSEC Length = 24 bytes | VSEC Rev = 0h | VSEC ID = 0h | 04h | | Loopback Control Register | | | 08h | | Loopback Status Register | | | 0Ch | | Loopback Error Count Register 1 | | | 10h | | Loopback Error Count Register 2 | | | 14h | Figure 3-62: Xilinx Defined Vendor Specific Capability Structure ## **Loopback Control Register (Offset 08h)** The Loopback Control Register controls Xilinx Defined Loopback specific parameters. Table 3-34 shows the bit locations and definitions. Table 3-34: Loopback Control Register | Bit Location | Register Description | Attributes | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | 0 | Start Loopback: When set to 1b and pl_ltssm_state[5:0] is indicating L0 (16H), the block transitions to Loopback Master state and starts the loopback test. When set to 0b, the block exits the loopback master mode. | RW | | | <b>Note:</b> The Start Loopback bit should not be set to 1b during a link speed change. | | | 1 | Force Loopback: The loopback master can force the slave which fails to achieve symbol lock at specified "link speed" and "de-emphasis level" to enter the loopback.active state by setting this bit to 1b. The start bit must be set to 1b when force is set to 1b. | RW | | 3:2 | Loopback Link Speed: Advertised link speed in the TS1s sent by master with loopback bit set to 1b. The master can control the loopback link speed by properly controlling these bits. | RW | | 4 | Loopback De-emphasis: Advertised de-emphasis level in the TS1s sent by master. This also sets the De-emphasis level for the loopback slave. | RW | | 5 | Loopback Modified Compliance: The loopback master generates modified compliance pattern when in loopback mode else compliance pattern is generated. Only one SKP OS is generated instead of two while in modified compliance. | RW | | 6 | Loopback Suppress SKP OS: When this bit is set to 1b then SKP OS are not transmitted by Loopback Master. This bit is ignored when send_modified_compliance pattern is set to 0b. | RW | | 15:7 | Reserved | RO | | 23:16 | Reserved | RO | | 31:24 | Reserved | RO | ## **Loopback Status Register (Offset 0Ch)** The Loopback Status Register provides information about Xilinx Defined Loopback specific parameters. Table 3-35 shows the bit locations and definitions. Table 3-35: Loopback Status Register | Bit Location | Register Description | | Attributes | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------| | 0 | Loopback Slave: This bit is set by hardware, if the device is currently in loopback slave mode. When this bit is set to 1b, the Start Loopback bit must not be set to 1b. | | RO | | 1 | Loopback Slave Failed: This bit is set by Loopback Master hardware, when the master receives no TS1's while Loopback bit set to 1b, within 100 ms of "Loopback.Active". This bit is never set to 1b, when the Force Loopback bit is set to 1b. Setting the Start Loopback bit to 1b clears this bit to 0b. | | | | 7:2 | Reserved | | RO | | 15:8 | Loopback Tested: These bits are set to 0b, when the Start Loopback bit is set to 1b. These bits are set to 1b when loopback test has been performed on a given lane and the Loopback_Err_count_n for the corresponding lane is valid. | | RO | | | Bit Positions | Lane | | | | 8 | Lane 0 Tested | | | | 9 | Lane 1 Tested | | | | 10 | Lane 2 Tested | | | | 11 | Lane 3 Tested | | | | 12 | Lane 4 Tested | | | | 13 | Lane 5 Tested | | | | 14 | Lane 6 Tested | | | | 15 | Lane 7 Tested | | | 31:16 | Reserved | | RO | #### **Loopback Error Count Register 1 (Offset 10h)** The Loopback Error Count Register 1 provides information about the Error Count on the Physical Lanes 0 - 3, as tested by Xilinx Defined Loopback Control Test. A lane has an error count reported as zero if that lane was not tested in loopback. This could be if the lane is either not part of a configured port or has not detected a receiver at the other end. Table 3-36 shows the bit locations and definitions. Table 3-36: Loopback Error Count Register 1 | Bit Location | Register Description | Attributes | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | 7:0 | Loopback Error Count 0: This specifies the Error Count on Lane 0. An error is said to have occurred if there is an 8B/10B error or disparity error signaled on the Lane. Setting Loopback Start bit to 1b clears the error count to 0h. This is only valid when Loopback Tested: Lane 0 Tested is set to 1b. | RO | | 15:8 | Loopback Error Count 1: This specifies the Error Count on Lane 1. An error is said to have occurred if there is an 8B/10B error or disparity error signaled on the Lane. Setting Loopback Start bit to 1b clears the error count to 0h. This is only valid when Loopback Tested: Lane 1 Tested is set to 1b. | RO | | 23:16 | Loopback Error Count 2: This specifies the Error Count on Lane 2. An error is said to have occurred if there is an 8B/10B error or disparity error signaled on the Lane. Setting Loopback Start bit to 1b clears the error count to 0h. This is only valid when Loopback Tested: Lane 2 Tested is set to 1b. | RO | | 31:24 | Loopback Error Count 3: This specifies the Error Count on Lane 3. An error is said to have occurred if there is an 8B/10B error or disparity error signaled on the Lane. Setting Loopback Start bit to 1b clears the error count to 0h. This is only valid when Loopback Tested: Lane 3 Tested is set to 1b. | RO | ## **Loopback Error Count Register 2 (Offset 14h)** The Loopback Error Count Register 2 provides information about the Error Count on the Physical Lanes 7 - 4, as tested by Xilinx Defined Loopback Control Test. A lane has an error count reported as zero if that lane was not tested in loopback. This could be the case the lane is either not part of configured port or has not detected a receiver at the other end. Table 3-37 shows the bit locations and definitions. **Table 3-37:** Loopback Error Count Register 2 | Bit Location | Register Description | Attributes | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | 7:0 | Loopback Error Count 4: This specifies the Error Count on Lane 4. An error is said to have occurred if there is an 8B/10B error or disparity error signaled on the Lane. Setting Loopback Start bit to 1b clears the error count to 0h. This is only valid when Loopback Tested: Lane 4 Tested is set to 1b. | RO | | 15:8 | Loopback Error Count 5: This specifies the Error Count on Lane 5. An error is said to have occurred if there is an 8B/10B error or disparity error signaled on the Lane. Setting Loopback Start bit to 1b clears the error count to 0h. This is only valid when Loopback Tested: Lane 5 Tested is set to 1b. | RO | | 23:16 | Loopback Error Count 6: This specifies the Error Count on Lane 6. An error is said to have occurred if there is an 8B/10B error or disparity error signaled on the Lane. Setting Loopback Start bit to 1b clears the error count to 0h. This is only valid when Loopback Tested: Lane 6 Tested is set to 1b. | RO | | 31:24 | Loopback Error Count 7: This specifies the Error Count on Lane 7. An error is said to have occurred if there is an 8B/10B error or disparity error signaled on the lane. Setting Loopback Start bit to 1b clears the error count to 0h. This is only valid when Loopback Tested: Lane 7 Tested is set to 1b. | RO | ## **Advanced Error Reporting Capability** The core implements the Advanced Error Reporting (AER) Capability structure as defined in *PCI Express Base Specification, rev. 2.1* [Ref 2]. All optional bits defined in the specification are supported. Multiple Header Logging is not supported. When AER is enabled, the core responds to error conditions by setting the appropriate Configuration Space bit(s) and sending the appropriate error messages in the manner described in *PCI Express Base Specification*, rev. 2.1. For additional signaling requirements when AER is enabled, see AER Requirements, page 132. ## **Resizable BAR Capability** The core implements the Resizable BAR Capability structure as defined in *PCI Express Base Specification*, rev. 2.1. For more information on the Resizable BAR feature of the integrated block, see Resizable BAR Implementation-Specific Information (Endpoint Only), page 133. # **User-Implemented Configuration Space** The core enables you to optionally implement registers in the PCI Configuration Space, the PCI Express Extended Configuration Space, or both, in the User Application. The User Application is required to return Config Completions for all address within this space. For more information about enabling and customizing this feature, see Chapter 4, Customizing and Generating the Core. #### **PCI Configuration Space** If you choose to implement registers within $0 \times A8$ to $0 \times FF$ in the PCI Configuration Space, the start address of the address region you wish to implement can be defined during the core generation process. The User Application is responsible for generating all Completions to Configuration Reads and Writes from the user-defined start address to the end of PCI Configuration Space ( $0 \times FF$ ). Configuration Reads to unimplemented registers within this range should be responded to with a Completion with $0 \times 000000000$ as the data, and configuration writes should be responded to with a successful Completion. For example, to implement address range $0 \times C0$ to $0 \times CF$ , there are several address ranges defined that should be treated differently depending on the access. See Table 3-38 for more details on this example. Table 3-38: Example: User-Implemented Space 0xC0 to 0xCF | | Configuration Writes | Configuration Reads | |--------------|------------------------------------------------------|--------------------------------------------------| | 0x00 to 0xBF | Core responds automatically | Core responds automatically | | 0xC0 to 0xCF | User Application responds with Successful Completion | User Application responds with register contents | | 0xD0 to 0xFF | User Application responds with Successful Completion | User Application responds with 0x00000000 | ### **PCI Express Extended Configuration Space** The starting address of the region in the PCI Express Extended Configuration Space that is optionally available for you to implement depends on the PCI Express Extended Capabilities that the user has enabled in the core. The core allows the user to select the start address of the user-implemented PCI Express Extended Configuration Space, while generating and customizing the core. This space must be implemented in the User Application. The User Application is required to generate a CpID with $0 \times 00000000$ for Configuration Read and successful CpI for Configuration Write to addresses in this selected range not implemented in the User Application. The user can choose to implement a User Configuration Space with a start address not adjacent to the last capability structure implemented by the core. In such a case, the core returns a completion with $0 \times 00000000$ for configuration accesses to the region that the user has chosen to not implement. Table 3-39 further illustrates this scenario. Table 3-39: Example: User-Defined Start Address for Configuration Space | Configuration Space | Byte Address | |-------------------------------------------------------------------------------------------------------------------------------------|--------------| | DSN Capability | 100h - 108h | | VSEC Capability | 10Ch - 120h | | Reserved Extended Configuration Space (Core Returns Successful Completion with 0x0000000) | 124h - 164h | | User-Implemented PCI Express Extended Configuration Space | 168h - 47Ch | | User-Implemented Reserved PCI Express Extended Configuration Space (User Application Returns Successful Completion with 0x00000000) | 480h - FFFh | Table 3-39 illustrates an example Configuration of the PCI Express Extended Configuration Space, with these settings: - DSN Capability Enabled - VSEC Capability Enabled - User Implemented PCI Express Extended Configuration Space Enabled - User Implemented PCI Express Extended Configuration Space Start Address 168h In this configuration, the DSN Capability occupies the registers at 100h-108h, and the VSEC Capability occupies registers at addresses 10Ch to 120h. The remaining PCI Express Extended Configuration Space, starting at address 124h is available to the user to implement. For this example, the user has chosen to implement registers in the address region starting 168h. In this scenario, the core returns successful Completions with $0 \times 00000000$ for Configuration accesses to registers 124h-164h. Table 3-39 also illustrates a case where the user only implements the registers from 168h to 47Ch. In this case, the user is responsible for returning successful Completions with $0 \times 00000000$ for configuration accesses to 480h-FFFh. ## **Additional Packet Handling Requirements** The User Application must manage the mechanisms described in this section to ensure protocol compliance, because the core does not manage them automatically. #### **Generation of Completions** The Integrated Block core does not generate Completions for Memory Reads or I/O requests made by a remote device. The user is expected to service these completions according to the rules specified in the *PCI Express Base Specification* [Ref 2]. #### **Tracking Non-Posted Requests and Inbound Completions** The integrated block does not track transmitted I/O requests or Memory Reads that have yet to be serviced with inbound Completions. The User Application is required to keep track of such requests using the Tag ID or other information. One Memory Read request can be answered by several Completion packets. The User Application must accept all inbound Completions associated with the original Memory Read until all requested data has been received. The PCI Express Base Specification requires that an Endpoint advertise infinite Completion Flow Control credits as a receiver; the Endpoint can only transmit Memory Reads and I/O requests if it has enough space to receive subsequent Completions. The integrated block does not keep track of receive-buffer space for Completion. Rather, it sets aside a fixed amount of buffer space for inbound Completions. The User Application must keep track of this buffer space to know if it can transmit requests requiring a Completion response. See Appendix C, Managing Receive-Buffer Space for Inbound Completions for Inbound Completions for more information. ## **Handling Message TLPs** By default, the 7 Series FPGAs Integrated Block for PCI Express does not route any received messages to the AXI4-Stream interface. It signals the receipt of messages on the cfg\_msg\_\* interface. The user can, however, choose to receive these messages, in addition to signaling on this interface, by enabling this feature during customization of the core through the Vivado IP catalog. #### **Root Port Configuration** The Root Port of a PCI Express Root Complex does not send any internally generated messages on the PCI Express link, although messages can still be sent through the AXI4-Stream interface, such as a Set Slot Power Limit message. Any errors detected by the Integrated Block in Root Port configuration that could cause an error message to be sent are therefore signaled to the User Application on the cfg\_msg\_\* interface. In Root Port configuration, the core also decodes received messages and signals these to the User Application on this interface. When configured as a Root Port, the Integrated Block distinguishes between these received messages and error conditions detected internally by the asserting the cfg\_msg\_received signal. ## **Reporting User Error Conditions** The User Application must report errors that occur during Completion handling using dedicated error signals on the core interface, and must observe the Device Power State before signaling an error to the core. If the User Application detects an error (for example, a Completion Timeout) while the device has been programmed to a non-D0 state, the User Application is responsible to signal the error after the device is programmed back to the D0 state. After the User Application signals an error, the core reports the error on the PCI Express Link and also sets the appropriate status bit(s) in the Configuration Space. Because status bits must be set in the appropriate Configuration Space register, the User Application cannot generate error reporting packets on the transmit interface. The type of error-reporting packets transmitted depends on whether or not the error resulted from a Posted or Non-Posted Request, and if AER is enabled or disabled. User-reported Posted errors cause Message packets to be sent to the Root Complex if enabled to do so through the Device Control Error Reporting bits and/or the Status SERR Enable bit, and the AER Mask bits (if AER enabled). User-reported non-Posted errors cause Completion packets with non-successful status to be sent to the Root Complex, unless the error is regarded as an Advisory Non-Fatal Error. If AER is enabled, user-reported non-Posted errors can also cause Message packets to be sent, if enabled by the AER Mask bits. For more information about Advisory Non-Fatal Errors, see Chapter 6 of the *PCI Express Base Specification*. Errors on Non-Posted Requests can result in either Messages to the Root Complex or Completion packets with non-Successful status sent to the original Requester. #### **Error Types** The User Application triggers different types of errors using the signals defined in Table 2-18, page 36. - End-to-end CRC ECRC Error - Unsupported Request Error - Completion Timeout Error - Unexpected Completion Error - Completer Abort Error - Correctable Error - Atomic Egress Blocked Error - Multicast Blocked Error - Correctable Internal Error - Malformed Error - Poisoned Error - Uncorrectable Internal Error Multiple errors can be detected in the same received packet; for example, the same packet can be an Unsupported Request and have an ECRC error. If this happens, only one error should be reported. Because all user-reported errors have the same severity, the User Application design can determine which error to report. The cfg\_err\_posted signal, combined with the appropriate error reporting signal, indicates what type of error-reporting packets are transmitted. The user can signal only one error per clock cycle. See Figure 3-63, Figure 3-64, and Figure 3-65, and Table 3-40 and Table 3-41. The User Application must ensure that the device is in a D0 Power state prior to reporting any errors through the cfg\_err\_ interface. The User Application can ensure this by checking that the PMCSR PowerState (cfg\_pmcsr\_pme\_powerstate[1:0]) is set to 2'b00. If the PowerState is not set to 2'b00 (the core is in a non-D0 power state) and PME\_EN cfg\_pmcsr\_pme\_en is asserted (1'b1), then the user can assert (pulse) cfg\_pm\_wake and wait for the Root to set the PMCSR PowerState bits to 2'b00. If the PowerState (cfg\_pmcsr\_pme\_powerstate) is not equal to 2'b00 and PME\_EN cfg\_pmcsr\_pme\_en is deasserted (1'b0), the user must wait for the Root to set the PowerState to 2'b00. Table 3-40: User-Indicated Error Signaling | User Reported Error | Internal Cause | AER Enabled | Action | |-------------------------------|-----------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------| | None | None | Don't care | No action is taken. | | cfg_err_ur | RX: • Bar Miss (NP TLP) • Locked TLP | No | A completion with an Unsupported Request status is sent. | | &&<br>cfg_err_posted = 0 | <ul><li>Type1 Cfg</li><li>Non-Cpl TLP during<br/>PM mode</li><li>Poisoned TLP</li></ul> | Yes | A completion with an<br>Unsupported Request status is<br>sent. If enabled, a Correctable<br>Error Message is sent. | | cfg_err_ur | RX: • Bar Miss (Posted) | No | If enabled, a Non-Fatal Error<br>Message is sent. | | &&<br>cfg_err_posted = 1 | TLP • Locked (Posted) TLP • Posted TLP during PM mode | Yes | Depending on the AER Severity register, either a Non-Fatal or Fatal Error Message is sent. | | cfg_err_cpl_abort | Poisoned TLP | No | A completion with a Completer<br>Abort status is sent. If enabled,<br>a Non-Fatal Error Message is<br>sent. | | &&<br>cfg_err_posted = 0 | Poisoned TLP | Yes | A completion with a Completer<br>Abort status is sent. If enabled,<br>a Correctable Error Message is<br>sent. | | cfg_err_cpl_abort<br>&& | ECRC Error | No | A completion with a Completer<br>Abort status is sent. If enabled,<br>a Non-Fatal Error Message is<br>sent. | | cfg_err_posted = 1 | | Yes | Depending on the AER Severity register, either a Non-Fatal or Fatal Error Message is sent. | | cfg_err_cpl_timeout<br>&& | Poisoned TLP | No | None (considered an Advisory<br>Non-Fatal Error). | | cfg_err_no_recovery = 0 | roisoned itr | Yes | If enabled, a Correctable Error<br>Message is sent. | | cfg_err_cpl_timeout | | No | If enabled, a Non-Fatal Error<br>Message is sent. | | &&<br>cfg_err_no_recovery = 1 | ECRC Error | Yes | Depending on the AER Severity<br>register, a Non-Fatal or Fatal<br>Error Message is sent. | | | | No | If enabled, a Non-Fatal Error<br>Message is sent. | | cfg_err_ecrc | ecrc ECRC Error | | Depending on the AER Severity register, either a Non-Fatal or Fatal Error Message is sent. | Table 3-40: User-Indicated Error Signaling (Cont'd) | User Reported Error | Internal Cause | AER Enabled | Action | |-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------| | cfg_err_cor | RX: | Don't care | | | cfg_err_internal_cor | <ul> <li>PLM MGT Err</li> <li>Replay TO</li> <li>Replay Rollover</li> <li>Bad DLLP</li> <li>Bad TLP (crc/seq#)</li> <li>Header Log<br/>Overflow<sup>(1)</sup></li> </ul> | Yes | If enabled, a Correctable Error<br>Message is sent. | | cfg_err_cpl_unexpect | Poisoned TLP | No | None (considered an Advisory<br>Non-Fatal Error). | | cig_en_cpi_unexpect | roisoned itr | Yes | If enabled, a Correctable Error<br>Message is sent. | | cfg_err_atomic_egress_blo | Daisanad TLD | No | None (considered an Advisory<br>Non-Fatal Error). | | cked | Poisoned TLP | Yes | If enabled, a Correctable Error<br>Message is sent. | | | RX: • Out-of-range ACK/ | No | If enabled, a Fatal Error<br>Message is sent. | | cfg_err_malformed | NAK • Malformed TLP • Buffer Overflow • FC error | Yes | Depending on the AER Severity register, either a Non-Fatal or Fatal Error Message is sent. | | | | No | If enabled, a Non-Fatal Error<br>Message is sent. | | cfg_err_mc_blocked | ECRC Error | Yes | Depending on the AER Severity register, either a Non-Fatal or Fatal Error Message is sent. | | cfg_err_poisoned | Poisoned TLP | No | None (considered an Advisory<br>Non-Fatal Error). | | &&<br>cfg_err_no_recovery = 0 | Poisoned 1LP | Yes | If enabled, a Correctable Error<br>Message is sent. | | cfg_err_poisoned | | No | If enabled, a Non-Fatal Error<br>Message is sent. | | &&<br>cfg_err_no_recovery = 1 | ECRC Error | Yes | Depending on the AER Severity register, either a Non-Fatal or Fatal Error Message is sent. | ## Notes: 1. Only when AER is enabled. | | Possible Error Condition | | | | | | | ring Signal Status | |--------------|--------------------------|----------------------------------------|---------------------------------------|----------------------------------------|----------------------------------|-----------------------------------------------|-------------------------------------------|-----------------------------------------------| | Туре | | Unsupported<br>Request<br>(cfg_err_ur) | Completion Abort (cfg_err_cpl_ abort) | Correctable<br>Error (cfg_err_<br>cor) | ECRC Error<br>(cfg_err_<br>ecrc) | Unexpected Completion (cfg_err_cpl_ unexpect) | Value to Drive<br>on (cfg_err_<br>posted) | Drive Data on (cfg_err_tlp_ cpl header[47:0]) | | Received TLP | Memory<br>Write | 3 | Х | N/A | 3 | Х | 1 | No | | Rece | Memory<br>Read | 3 | 3 | N/A | 3 | Х | 0 | Yes | | | 1/0 | 3 | 3 | N/A | 3 | Х | 0 | Yes | | | Completion | Х | Х | N/A | 3 | 3 | 1 | No | Table 3-41: Possible Error Conditions for TLPs Received by the User Application #### **Notes:** 1. A checkmark indicates a possible error condition for a given TLP type. For example, users can signal Unsupported Request or ECRC Error for a Memory Write TLP, if these errors are detected. An X indicates not a valid error condition for a given TLP type. For example, users should never signal Completion Abort in response to a Memory Write TLP. Whenever an error is detected in a Non-Posted Request, the User Application deasserts <code>cfg\_err\_posted</code> and provides header information on <code>cfg\_err\_tlp\_cpl\_header[47:0]</code> during the same clock cycle the error is reported, as illustrated in Figure 3-63. The additional header information is necessary to construct the required Completion with non-Successful status. Additional information about when to assert <code>cfg\_err\_posted</code> is provided in the remainder of this section. If an error is detected on a Posted Request, the User Application instead asserts cfg\_err\_posted, but otherwise follows the same signaling protocol. This results in a Non-Fatal Message to be sent, if enabled (see Figure 3-64). If several non-Posted errors are signaled on cfg\_err\_ur or cfg\_err\_cpl\_abort in a short amount of time, it is possible for the core to be unable to buffer them all. If that occurs, then cfg\_err\_cpl\_rdy is deasserted and the user must cease signaling those types of errors on the same cycle. The user must not resume signaling those types of errors until cfg\_err\_cpl\_rdy is reasserted (see Figure 3-65). The ability of the core to generate error messages can be disabled by the Root Complex issuing a configuration write to the Endpoint core Device Control register and the PCI Command register setting the appropriate bits to 0. For more information about these registers, see Chapter 7 of the PCI Express Base Specification [Ref 2]. However, error-reporting status bits are always set in the Configuration Space whether or not their Messages are disabled. If AER is enabled, the root complex has fine-grained control over the ability and types of error messages generated by the Endpoint core by setting the Severity and Mask Registers in the AER Capability Structure. For more information about these registers, see Chapter 7 of the *PCI Express Base Specification, rev. 2.1*. Figure 3-63: Signaling Unsupported Request for Non-Posted TLP Figure 3-64: Signaling Unsupported Request for Posted TLP Figure 3-65: Signaling Locked Unsupported Request for Locked Non-Posted TLP #### **Completion Timeouts** The Integrated Block core does not implement Completion timers; for this reason, the User Application must track how long its pending Non-Posted Requests have each been waiting for a Completion and trigger timeouts on them accordingly. The core has no method of knowing when such a timeout has occurred, and for this reason does not filter out inbound Completions for expired requests. If a request times out, the User Application must assert cfg\_err\_cpl\_timeout, which causes an error message to be sent to the Root Complex. If a Completion is later received after a request times out, the User Application must treat it as an Unexpected Completion. #### **Unexpected Completions** The Integrated Block core automatically reports Unexpected Completions in response to inbound Completions whose Requestor ID is different than the Endpoint ID programmed in the Configuration Space. These completions are not passed to the User Application. The current version of the core regards an Unexpected Completion to be an Advisory Non-Fatal Error (ANFE), and no message is sent. #### Completer Abort If the User Application is unable to transmit a normal Completion in response to a Non-Posted Request it receives, it must signal cfg\_err\_cpl\_abort. The cfg\_err\_posted signal can also be set to 1 simultaneously to indicate Non-Posted and the appropriate request information placed on cfg\_err\_tlp\_cpl\_header[47:0]. This sends a Completion with non-Successful status to the original Requester, but does not send an Error Message. When in Legacy mode if the cfg\_err\_locked signal is set to 0 (to indicate the transaction causing the error was a locked transaction), a Completion Locked with Non-Successful status is sent. If the cfg\_err\_posted signal is set to 0 (to indicate a Posted transaction), no Completion is sent, but a Non-Fatal Error Message is sent (if enabled). ### **Unsupported Request** If the User Application receives an inbound Request it does not support or recognize, it must assert <code>cfg\_err\_ur</code> to signal an Unsupported Request. The <code>cfg\_err\_posted</code> signal must also be asserted or deasserted depending on whether the packet in question is a Posted or Non-Posted Request. If the packet is Posted, a Non-Fatal Error Message is sent out (if enabled); if the packet is Non-Posted, a Completion with a non-Successful status is sent to the original Requester. When in Legacy mode if the <code>cfg\_err\_locked</code> signal is set to 0 (to indicate the transaction causing the error was a locked transaction), a Completion Locked with Unsupported Request status is sent. The Unsupported Request condition can occur for several reasons, including: • An inbound Memory Write packet violates the programming model of the User Application, for example, if the User Application has been allotted a 4 KB address space but only uses 3 KB, and the inbound packet addresses the unused portion. **Note:** If this occurs on a Non-Posted Request, the User Application should use cfg\_err\_cpl\_abort to flag the error. An inbound packet uses a packet Type not supported by the User Application, for example, an I/O request to a memory-only device. #### ECRC Error When enabled, the Integrated Block core automatically checks the ECRC field for validity. If an ECRC error is detected, the core responds by setting the appropriate status bits and an appropriate error message is sent, if enabled to do so in the configuration space. If automatic ECRC checking is disabled, the User Application can still signal an ECRC error by asserting cfg\_err\_ecrc. The User Application should only assert cfg\_err\_ecrc if AER is disabled. #### AER Requirements Whenever the User Application signals an error using one of the cfg\_err\_\* inputs (for example, cfg\_err\_ecrc\_n), it must also log the header of the TLP that caused the error. The User Application provides header information on cfg\_err\_aer\_headerlog[127:0] during the same clock cycle the error is reported. The User Application must hold the header information until cfg\_err\_aer\_headerlog\_set is asserted. cfg\_err\_aer\_headerlog\_set remains asserted until the Uncorrectable Error Status Register bit corresponding to the first error pointer is cleared (typically, through system software – see the *PCI Express Base Specification, v2.1* [Ref 2]). If cfg\_err\_aer\_headerlog\_set is already asserted, there is already a header logged. Figure 3-66 illustrates the operation for AER header logging. Figure 3-66: AER Header Logging Resizable BAR Implementation-Specific Information (Endpoint Only) The integrated block can support up to six resizable BARs; however, the BAR Index field of the Resizable BAR Capability Registers (0 through 5) must be in ascending order. For example, if Bar Index (0) is set to 4 (indicating it points to the BAR[4]), Bar Index (1) can be set to 5 and Bar Index (2 - 5) cannot be used and is disabled. In this example, if BAR[4] represents a 64-bit BAR (using BAR5 for the upper 32 bits), Bar Index(1) cannot be used. When the Bar Size field of a Resizable BAR Capability is programmed, any value previously programmed in the corresponding BAR is cleared and the number of writable bits in that BAR is immediately changed to reflect the new size. ## **Error Detection** The PCI Express Base Specification identifies a number of errors a PCIe port should check for, together with a number of additional optional checks. Most of the required checks (including several of the optional checks) are carried out by the integrated block. Some, however, need to be implemented by the user. The integrated block performs checks on received TLPs only. You must perform all checks on transmit TLPs. Details of checks made by the integrated block or you are shown in Table 3-42. This table is organized broadly in line with the sections of the *PCI Express Base Specification* describing how these checks should be made. Table 3-42: Error Checking Summary | | PCI Express<br>Specification<br>Section | | Where Check<br>is<br>Implemented | |------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------|----------------------------------| | Checks Made Regarding TLPs with Data Payloads | | | | | That the data payload of a TLP does not exceed Max_Payload_Size. Any TLP that violates this rule is a Malformed TLP. | 2.2.2 | Required | Integrated<br>Block | | That where a TLP includes data, the actual amount of data matches the value in the length field. Any TLP that violates this rule is a Malformed TLP. | 2.2.2 | Required | Integrated<br>Block | Table 3-42: Error Checking Summary (Cont'd) | | PCI Express<br>Specification<br>Section | | Where Check<br>is<br>Implemented | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------|----------------------------------| | Checks Made Regarding TLP Digests | | | | | That the presence (or absence) of a digest correctly reflects the setting of the TD field. Any TLP that violates this rule is a Malformed TLP. | 2.2.3 | Required | Integrated<br>Block | | Checks Made Regarding First/Last DWORD Byte Enable (1 DWOR | RD = 32 bits) | | | | <ul> <li>That if length &gt; 1 DWORD, then the first DWORD BE is not 0000</li> <li>That if length = 1 DWORD, then the last DWORD BE is 0000</li> <li>That if length &gt; 1 DWORD, then the last DWORD BE is not 0000</li> <li>That the BEs are not non-contiguous for packets ≥ 3DW in length or 2 DWORD packets that are not QWORD aligned</li> <li>Any TLP that violates these rules is a Malformed TLP.</li> </ul> | 2.2.5 | Optional | User | | Checks Made Regarding Memory, I/O, and Configuration Reques | its | | | | That the tag field is the correct length for the current configuration. You must check the tag field for received and transmitted memory and I/O requests. | 2.2.6.2 | Optional | Integrated<br>Block | | That MWr requests do not specify an Address/Length combination that causes a Memory Space access to cross a 4 KB boundary. Any MWr request that violates this rule is treated as a Malformed TLP. For MRd requests, this optional check should be implemented in the FPGA logic, if desired. | 2.2.7 | Optional | Integrated<br>Block | | That I/O requests obey these restrictions: • TC[2:0] must be 000b • Attr[1:0] must be 00b • AT[1:0] must be 00b • Length[9:0] must be 00 0000 0001b • The last DW BE[3:0] must be 000b Any I/O request that violates this rule is treated as a Malformed TLP. | 2.2.7 | Optional | Integrated<br>Block | | That configuration requests obey these restrictions: • TC[2:0] must be 000b • Attr[1:0] must be 00b • AT[1:0] must be 00b • Length[9:0] must be 00 0000 0001b • The last DW BE[3:0] must be 000b Any configuration request that violates this rule is treated as a Malformed TLP. | 2.2.7 | Optional | Integrated<br>Block | | That configuration requests address a valid function number field. | 7.3.2 | Required | Integrated<br>Block | | Checks Made Regarding Message Requests | | | | | That Assert_INTx/Deassert_INTx Messages are only issued by upstream Ports. Any Assert_INTx/Deassert_INTx Message that violates this rule is treated as a Malformed TLP. | 2.2.8.1 | Optional | Integrated<br>Block | Table 3-42: Error Checking Summary (Cont'd) | | PCI Express<br>Specification<br>Section | Check is<br>Required<br>or Optional | Where Check<br>is<br>Implemented | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------|----------------------------------| | That Assert_INTx/Deassert_INTx Messages use TC0. Any Assert_INTx/Deassert_INTx Message that violates this rule is treated as a Malformed TLP. | 2.2.8.1 | Required | Integrated<br>Block | | That Power Management Messages use TC0. Any PM Message that violates this rule is treated as a Malformed TLP. | 2.2.8.2 | Required | Integrated<br>Block | | That Error Signaling Messages use TC0. Any Error Signaling Message that violates this rule is treated as a Malformed TLP. | 2.2.8.3 | Required | Integrated<br>Block | | That Unlock Messages use TC0. Any Unlock Message that violates this rule is treated as a Malformed TLP. | 2.2.8.4 | Required | Integrated<br>Block | | That Set_Slot_Power_Limit Messages use TC0. Any Set_Slot_Power_Limit message that violates this rule is treated as a Malformed TLP. | 2.2.8.5 | Required | Integrated<br>Block | | Unsupported Type 0 Vendor-Defined Messages. Reported as unsupported requests. | 2.2.8.6 | Required | User | | <b>Note:</b> Type 1 Vendor-Defined Messages should be ignored. | | | | | <ul> <li>Unsupported messages, that is, all messages other than:</li> <li>Supported Type 0 Vendor-Defined Messages (message code 011111110)</li> </ul> | 2.2.8.6, 2.2.8.7 | Required | User | | <ul> <li>Type 1 Vendor-Defined Messages (message code 01111111)</li> <li>Ignored Messages (messages codes 01000000, 01000001, 01000011, 01000100, 01000101, 01000111, 01001000)</li> </ul> | | | | | Reported as unsupported requests. | | | | | That Latency Tolerance Reporting Messages use TC0. Any Latency Tolerance Reporting message that violates this rule is treated as a Malformed TLP. | 2.2.8.8 | Optional | User | | The TLPs containing a TLP Prefix must have an underlying TLP Header. A TLP that violates this rule is treated as a Malformed TLP. | 2.2.10 | Optional | User | | That in a TLPs containing a combinations of Local and End-End TLP Prefixes, all Local TLP Prefixes precede any End-End TLP Prefixes. Any TLP that violates this rule is treated as a Malformed TLP. | 2.2.10 | Optional | User | | It is an error to receive a TLP with a Local TLP Prefix type not supported by the Receiver. If the Extended Fmt Field Supported bit is set, any TLP that violates this rule is treated as a Malformed TLP. | 2.2.10.1 | Optional | User | | That the maximum number of End-End TLP Prefixes permitted in a TLP is 4. Any TLP that violates this rule is treated as a Malformed TLP. | 2.2.10.2 | Optional | User | | It is an error to receive a TLP with End-End TLP Prefix by a Receiver that does not support End-End Prefixes. Any TLP that violates this rule is treated as a Malformed TLP. | 2.2.10.2 | Optional | User | | Checks Made Regarding Handling of TLPs | | | | | If the Extended Fmt Field Supported bit is set, Received TLPs that use encodings of Fmt and Type that are Reserved are treated as Malformed TLPs. | 2.3 | Optional | User | Table 3-42: Error Checking Summary (Cont'd) | | PCI Express<br>Specification<br>Section | | Where Check<br>is<br>Implemented | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------|----------------------------------| | That TLPs with Fmt[2] clear and that use undefined Type field values are treated as Malformed TLPs. | 2.3 | Optional | User | | That any received TLP passes the required and implemented optional checks on TLP formation. Any TLP that violates this rule is a malformed TLP. You must generate the appropriate completion TLP. | 2.3 | Required | Integrated<br>Block | | That Memory Read Request-Locked (MRdLk) requests do not include a payload. You must discard any MRdLk requests with payload and signal a malformed TLP. | 2.3 | Required | User | | That a Completion with Data (CpID) has a 3DW header. Any CpID with a 4 DW header must be discarded by the user and a malformed TLP must be signaled. | 2.3 | Required | User | | That an I/O request has a 3DW header. Any I/O request with a 4DW header must be discarded by the user and a malformed TLP must be signaled. | 2.2.7 | Required | User | | That the byte enable rules for received memory reads are followed. If not, TLP must be discarded by the user and a malformed TLP must be signaled. | 2.2.5 | Required | User | | Checks Made Regarding Request Handling | - | + | | | Unsupported request types. Reported as an unsupported request. The user must generate the appropriate completion TLP. | 2.3.1 | Required | Integrated<br>Block | | Requests that violate the programming model of the device.<br>Reported as a completer abort. The user must generate the<br>appropriate completion TLP. | 2.3.1 | Optional | User | | Requests that cannot be processed due to a device-specific error condition. Reported as a completer abort. The user must generate the appropriate completion TLP. | 2.3.1 | Required | User | | That completions do not include more data than permitted by the Max_Payload_Size. Any completion that violates this rule is treated as a Malformed TLP. | 2.3.1.1 | Required | Integrated<br>Block | | Violations of RCB. Any completion that violates the RCB rules is treated as a Malformed TLP. | 2.3.1.1 | Optional | User | | Checks Made Regarding Completion Handling | 1 | 1 | | | Unexpected completions. | 2.3.2 | Required | User | | Completions with a status of request retry for requests other than configuration requests. Treated as a malformed TLP. | 2.3.2 | Optional | User | | Completions with a completion status of unsupported request or completer abort. Reported through conventional PCI reporting mechanisms. | 2.3.2 | Required | User | Table 3-42: Error Checking Summary (Cont'd) | | PCI Express<br>Specification<br>Section | Check is<br>Required<br>or Optional | Where Check<br>is<br>Implemented | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------|------------------------------------| | Checks Made Regarding Virtual Channel Mechanism | | | | | That requesters that do not support the VC capability structure only operate on TC0. Received requests on TC1-TC7 must be handled normally (without error) and completions must be returned on the same TC in which the request was received. | 2.5 | Optional | User | | That the TC associated with each TLP is mapped to an enabled VC at an Ingress Port. Any TLP that violates this rule is treated as a Malformed TLP. | 2.5.3 | Required | Integrated<br>Block | | Checks Made Regarding Flow Control | | ! | | | That the initial FC value is greater than or equal to the minimum advertisement. Reported as a flow control protocol error. Requires knowledge of the device and the Max Payload Size setting at the far end of the link. | 2.6.1 | Optional | User | | That no receiver ever cumulatively issues more than 2047 outstanding unused data credits or 127 outstanding unused header credits. Reported as a flow control protocol error. | 2.6.1 | Optional | Integrated<br>Block | | That if infinite credits are advertised during initialization, all updates must also be infinite. Reported as a flow control protocol error. This also applies where just a header or just the data has been advertised as infinite. | 2.6.1 | Optional | Integrated<br>Block | | That the VC used by a TLP has been enabled. Any TLP that violates this rule is treated as a Malformed TLP. | 2.6.1 | Required | Integrated<br>Block | | Receiver Overflow. The <i>PCI Express Base Specification</i> defines this as happening where the number of TLPs exceeds <b>CREDITS_ALLOCATED</b> . | 2.6.1.2 | Optional | Integrated<br>Block | | That Update FCPs are scheduled for transmission at the specified interval. | 2.6.1.2 | Optional | Integrated<br>Block | | Checks Made Regarding Data Integrity | • | • | • | | Integrity of TD bit in messages received and forwarded by switches. Any failed ECRC checks are reported. | 2.7.1 | Required | Integrated<br>Block <sup>(1)</sup> | | Receipt of a Poisoned TLP. | 2.7.2.2 | Required | User | | Checks Made Regarding Completion Timeout | | | | | That the completion timeout timer does not expire in less than 50 $\mu s$ but must expire if a request is not completed in 50 ms. | 2.8 | Required | User | | Checks Made Regarding LCRC and Sequence Number (TLP Trans | mitter) | | | | REPLAY_NUM rolling over from 11b to 00b. Causes the Transmitter to: (a) report an error; (b) signal the Physical Layer to retrain the Link. | 3.5.2.1 | Required | Integrated<br>Block | | Retry buffer containing TLPs for which no Ack or Nak DLLP has been received for a period exceeding specified maximum time. Causes the Transmitter to: (a) report an error; (b) initiate a replay. | 3.5.2.1 | Required | Integrated<br>Block | Table 3-42: Error Checking Summary (Cont'd) | | PCI Express<br>Specification<br>Section | Check is<br>Required<br>or Optional | Where Check<br>is<br>Implemented | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------|----------------------------------| | Value in the CRC field of all received DLLPs compared with calculated result. If not equal: (a) the DLLP is discarded as corrupt; (b) an error is reported. | 3.5.2.1 | Required | Integrated<br>Block | | Sequence Number specified by the AckNak_Seq_Num compared with that of unacknowledged TLPs and value in ACKD_SEQ. If no match found: (a) the DLLP is discarded; (b) a DLLP error is reported. | 3.5.2.1 | Required | Integrated<br>Block | | Checks Made Regarding LCRC and Sequence Number (TLP Receive | er) | , | | | LCRC field of the received TLP compared with calculated result. If not equal: (a) the TLP is discarded as corrupt; (b) an error is reported. | 3.5.3.1 | Required | Integrated<br>Block | | LCRC field of the received TLP compared with logical NOT of calculated result if TLP end framing symbol is EDB. LCRC does not match logical NOT of the calculated value: (a) the TLP is discarded as corrupt; (b) an error is reported. | 3.5.3.1 | Required | Integrated<br>Block | | TLP Sequence Number compared with expected value stored in NEXT_RCV_SEQ. If not equal, an error is reported. | 3.5.3.1 | Required | Integrated<br>Block | | Checks Resulting in Receiver Errors | | | | | Validity of received 8B/10B symbols bearing in mind the running disparity. Errors reported as Receiver Errors. | 4.2.1.3 | Required | Integrated<br>Block | | Framing Errors, Loss of Symbol Lock, Lane Deskew Errors, and Elasticity Buffer Overflow/Underflow. Errors reported as Receiver Errors. | 4.2.2.1 | Optional | User | #### **Notes:** 1. The integrated block checks the ECRC depending on the customizable ECRC check setting. # **Power Management** The Integrated Block core supports these power management modes: - Active State Power Management (ASPM) - Programmed Power Management (PPM) Implementing these power management functions as part of the PCI Express design enables the PCI Express hierarchy to seamlessly exchange power-management messages to save system power. All power management message identification functions are implemented. The subsections in this section describe the user logic definition to support the above modes of power management. For additional information on ASPM and PPM implementation, see the *PCI Express Base Specification* [Ref 2]. ## **Active State Power Management** The Active State Power Management (ASPM) functionality is autonomous and transparent from a user-logic function perspective. The core supports the conditions required for ASPM. The integrated block supports ASPM L0s. ## **Programmed Power Management** To achieve considerable power savings on the PCI Express hierarchy tree, the core supports these link states of Programmed Power Management (PPM): - L0: Active State (data exchange state) - L1: Higher Latency, lower power standby state - L3: Link Off State The Programmed Power Management Protocol is initiated by the Downstream Component/ Upstream Port. #### **PPM LO State** The L0 state represents *normal* operation and is transparent to the user logic. The core reaches the L0 (active state) after a successful initialization and training of the PCI Express Link(s) as per the protocol. #### PPM L1 State These steps outline the transition of the core to the PPM L1 state: - 1. The transition to a lower power PPM L1 state is always initiated by an upstream device, by programming the PCI Express device power state to D3-hot (or to D1 or D2 if they are supported). - 2. The device power state is communicated to the user logic through the cfg\_pmcsr\_powerstate[1:0] output. - 3. The core then throttles/stalls the user logic from initiating any new transactions on the user interface by deasserting s\_axis\_tx\_tready. Any pending transactions on the user interface are, however, accepted fully and can be completed later. There are two exceptions to this rule: The core is configured as an Endpoint and the User Configuration Space is enabled. In this situation, you must refrain from sending new Request TLPs if cfg\_pmcsr\_powerstate[1:0] indicates non-D0, but youcan return Completions to Configuration transactions targeting User Configuration space. - The core is configured as a Root Port. To be compliant in this situation, the user should refrain from sending new Requests if cfg\_pmcsr\_powerstate[1:0] indicates non-D0. - 4. The core exchanges appropriate power management DLLPs with its link partner to successfully transition the link to a lower power PPM L1 state. This action is transparent to the user logic. - 5. All user transactions are stalled for the duration of time when the device power state is non-D0, with the exceptions indicated in step 3. **Note:** The user logic, after identifying the device power state as non-D0, can initiate a request through the cfg\_pm\_wake to the upstream link partner to configure the device back to the D0 power state. If the upstream link partner has not configured the device to allow the generation of PM\_PME messages (cfg\_pmcsr\_pme\_en = 0), the assertion of cfg\_pm\_wake is ignored by the core. #### PPM L3 State These steps outline the transition of the Endpoint for PCI Express to the PPM L3 state: - 1. The core negotiates a transition to the L23 Ready Link State upon receiving a PME\_Turn\_Off message from the upstream link partner. - 2. Upon receiving a PME\_Turn\_Off message, the core initiates a handshake with the user logic through cfg\_to\_turnoff (see Table 3-43) and expects a cfg\_turnoff\_ok back from the user logic. - 3. A successful handshake results in a transmission of the Power Management Turn-off Acknowledge (PME-turnoff\_ack) Message by the core to its upstream link partner. - 4. The core closes all its interfaces, disables the Physical/Data-Link/Transaction layers and is ready for *removal* of power to the core. There are two exceptions to this rule: - The core is configured as an Endpoint and the User Configuration Space is enabled. In this situation, the user must refrain from sending new Request TLPs if cfg\_pmcsr\_powerstate[1:0] indicates non-D0, but the user can return Completions to Configuration transactions targeting User Configuration space. - The core is configured as a Root Port. To be compliant in this situation, the user should refrain from sending new Requests if cfg\_pmcsr\_powerstate[1:0] indicates non-D0. **Table 3-43:** Power Management Handshaking Signals | Port Name | Direction | Description | |----------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_to_turnoff | Output | Asserted if a power-down request TLP is received from the upstream device. After assertion, <code>cfg_to_turnoff</code> remains asserted until the user asserts <code>cfg_turnoff_ok</code> . | | cfg_turnoff_ok | Input | Asserted by the User Application when it is safe to power down. | Power-down negotiation follows these steps: - 1. Before power and clock are turned off, the Root Complex or the Hot-Plug controller in a downstream switch issues a PME\_Turn\_Off broadcast message. - 2. When the core receives this TLP, it asserts cfg\_to\_turnoff to the User Application and starts polling the cfg\_turnoff\_ok input. - 3. When the User Application detects the assertion of cfg\_to\_turnoff, it must complete any packet in progress and stop generating any new packets. After the User Application is ready to be turned off, it asserts cfg\_turnoff\_ok to the core. After assertion of cfg\_turnoff\_ok, the User Application has committed to being turned off. - 4. The core sends a PME\_TO\_Ack when it detects assertion of cfg\_turnoff\_ok, as displayed in Figure 3-67 (64-bit). Figure 3-67: Power Management Handshaking: 64-Bit # **Generating Interrupt Requests** **Note:** This section is only applicable to the Endpoint Configuration of the 7 Series FPGAs Integrated Block for PCI Express core. The Integrated Block core supports sending interrupt requests as either legacy, Message MSI, or MSI-X interrupts. The mode is programmed using the MSI Enable bit in the Message Control Register of the MSI Capability Structure and the MSI-X Enable bit in the MSI-X Message Control Register of the MSI-X Capability Structure. For more information on the MSI and MSI-X capability structures, see section 6.8 of the *PCI Local Base Specification v3.0* [Ref 2]. The state of the MSI Enable and MSI-X Enabled bits are reflected by the cfg\_interrupt\_msienable and cfg\_interrupt\_msixeable outputs, respectively. Table 3-44 describes the Interrupt Mode the device has been programmed to, based on the cfg\_interrupt\_msienable and cfg\_interrupt\_msixenable outputs of the core. Table 3-44: Interrupt Modes | | cfg_interrupt_msixenable=0 | cfg_interrupt_msixenable=1 | |-------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | cfg_interrupt_<br>msienable=0 | Legacy Interrupt (INTx) mode. The cfg_interrupt interface only sends INTx messages. | MSI-X mode. MSI-X interrupts must be generated by the user by composing MWr TLPs on the transmit AXI4-Stream interface; Do not use the cfg_interrupt interface. The cfg_interrupt interface is active and sends INTx messages, but the user should refrain from doing so. | | cfg_interrupt_<br>msienable=1 | MSI mode. The cfg_interrupt interface only sends MSI interrupts (MWr TLPs). | Undefined. System software is not supposed to permit this. However, the cfg_interrupt interface is active and sends MSI interrupts (MWr TLPs) if the user chooses to do so. | The MSI Enable bit in the MSI control register, the MSI-X Enable bit in the MSI-X Control Register, and the Interrupt Disable bit in the PCI Command register are programmed by the Root Complex. The User Application has no direct control over these bits. The Internal Interrupt Controller in the core only generates Legacy Interrupts and MSI Interrupts. MSI-X Interrupts need to be generated by the User Application and presented on the transmit AXI4-Stream interface. The status of cfg\_interrupt\_msienable determines the type of interrupt generated by the internal Interrupt Controller: If the MSI Enable bit is set to a 1, then the core generates MSI requests by sending Memory Write TLPs. If the MSI Enable bit is set to 0, the core generates legacy interrupt messages as long as the Interrupt Disable bit in the PCI Command Register is set to 0: - cfg\_command[10] = 0: INTx interrupts enabled - cfg\_command[10] = 1: INTx interrupts disabled (request are blocked by the core) - cfg\_interrupt\_msienable = 0: Legacy Interrupt - cfg\_interrupt\_msienable = 1: MSI Regardless of the interrupt type used (Legacy or MSI), the user initiates interrupt requests through the use of cfg\_interrupt and cfg\_interrupt\_rdy as shown in Table 3-45. Table 3-45: Interrupt Signalling | Port Name | Direction | Description | |-------------------|-----------|---------------------------------------------------------------------------------| | cfg_interrupt | Input | Assert to request an interrupt. Leave asserted until the interrupt is serviced. | | cfg_interrupt_rdy | Output | Asserted when the core accepts the signaled interrupt request. | The User Application requests interrupt service in one of two ways, each of which are described next. ## **Legacy Interrupt Mode** - As shown in Figure 3-68, the User Application first asserts cfg\_interrupt and cfg\_interrupt\_assert to assert the interrupt. The User Application should select a specific interrupt (INTA) using cfg\_interrupt\_di[7:0] as shown in Table 3-46. - The core then asserts cfg\_interrupt\_rdy to indicate the interrupt has been accepted. On the following clock cycle, the User Application deasserts cfg\_interrupt and, if the Interrupt Disable bit in the PCI Command register is set to 0, the core sends an assert interrupt message (Assert\_INTA). - After the User Application has determined that the interrupt has been serviced, it asserts cfg\_interrupt while deasserting cfg\_interrupt\_assert to deassert the interrupt. The appropriate interrupt must be indicated via cfg\_interrupt\_di[7:0]. - The core then asserts cfg\_interrupt\_rdy to indicate the interrupt deassertion has been accepted. On the following clock cycle, the User Application deasserts cfg\_interrupt and the core sends a deassert interrupt message (Deassert\_INTA). Figure 3-68: Requesting Interrupt Service: MSI and Legacy Mode Table 3-46: Legacy Interrupt Mapping | cfg_interrupt_di[7:0] value | Legacy Interrupt | |-----------------------------|------------------| | 00h | INTA | | 01h - FFh | Not Supported | #### MSI Mode - As shown in Figure 3-68, the User Application first asserts cfg\_interrupt. Additionally the User Application supplies a value on cfg\_interrupt\_di[7:0] if Multi-Vector MSI is enabled. - The core asserts cfg\_interrupt\_rdy to signal that the interrupt has been accepted and the core sends a MSI Memory Write TLP. On the following clock cycle, the User Application deasserts cfg\_interrupt if no further interrupts are to be sent. The MSI request is either a 32-bit addressable Memory Write TLP or a 64-bit addressable Memory Write TLP. The address is taken from the Message Address and Message Upper Address fields of the MSI Capability Structure, while the payload is taken from the Message Data field. These values are programmed by system software through configuration writes to the MSI Capability structure. When the core is configured for Multi-Vector MSI, system software can permit Multi-Vector MSI messages by programming a non-zero value to the Multiple Message Enable field. The type of MSI TLP sent (32-bit addressable or 64-bit addressable) depends on the value of the Upper Address field in the MSI capability structure. By default, MSI messages are sent as 32-bit addressable Memory Write TLPs. MSI messages use 64-bit addressable Memory Write TLPs only if the system software programs a non-zero value into the Upper Address register. When Multi-Vector MSI messages are enabled, the User Application can override one or more of the lower-order bits in the Message Data field of each transmitted MSI TLP to differentiate between the various MSI messages sent upstream. The number of lower-order bits in the Message Data field available to the User Application is determined by the lesser of the value of the Multiple Message Capable field, as set in the Vivado IP catalog, and the Multiple Message Enable field, as set by system software and available as the cfg\_interrupt\_mmenable[2:0] core output. The core masks any bits in cfg\_interrupt\_di[7:0] which are not configured by system software through Multiple Message Enable. This pseudo-code shows the processing required: ### For example: - 1. If cfg\_interrupt\_mmenable[2:0] == 000b, that is, 1 MSI Vector Enabled, then cfg\_interrupt\_di[7:0] = 00h; - 2. if cfg\_interrupt\_mmenable[2:0] == 101b, that is, 32 MSI Vectors Enabled, then cfg\_interrupt\_di[7:0] = {{000b}, {MSI\_Vector#}}; where MSI\_Vector# is a 5-bit value and is allowed to be 00000b ≤ MSI\_Vector# ≤ 11111b. If Per-Vector Masking is enabled, you must first verify that the vector being signaled is not masked in the Mask register. This is done by reading this register on the Configuration interface (the core does not look at the Mask register). ### MSI-X Mode The core optionally supports the MSI-X Capability Structure. The MSI-X vector table and the MSI-X Pending Bit Array need to be implemented as part of your logic, by claiming a BAR aperture. If the cfg\_interrupt\_msixenable output of the core is asserted, the User Application should compose and present the MSI-X interrupts on the transmit AXI4-Stream interface. # Link Training: 2-Lane, 4-Lane, and 8-Lane Components The 2-lane, 4-lane, and 8-lane core can operate at less than the maximum lane width as required by the *PCI Express Base Specification* [Ref 2]. Two cases cause core to operate at less than its specified maximum lane width, as defined in these subsections. ## **Link Partner Supports Fewer Lanes** When the 2-lane core is connected to a device that implements only 1 lane, the 2-lane core trains and operates as a 1-lane device using lane 0. When the 4-lane core is connected to a device that implements 1 lane, the 4-lane core trains and operates as a 1-lane device using lane 0, as shown in Figure 3-69. Similarly, if the 4-lane core is connected to a 2-lane device, the core trains and operates as a 2-lane device using lanes 0 and 1. When the 8-lane core is connected to a device that only implements 4 lanes, it trains and operates as a 4-lane device using lanes 0-3. Additionally, if the connected device only implements 1 or 2 lanes, the 8-lane core trains and operates as a 1- or 2-lane device. Figure 3-69: Scaling of 4-Lane Endpoint Block from 4-Lane to 1-Lane Operation ### **Lane Becomes Faulty** If a link becomes faulty after training to the maximum lane width supported by the core and the link partner device, the core attempts to recover and train to a lower lane width, if available. If lane 0 becomes faulty, the link is irrecoverably lost. If any or all of lanes 1–7 become faulty, the link goes into *recovery* and attempts to recover the largest viable link with whichever lanes are still operational. For example, when using the 8-lane core, loss of lane 1 yields a recovery to 1-lane operation on lane 0, whereas the loss of lane 6 yields a recovery to 4-lane operation on lanes 0-3. After recovery occurs, if the failed lane(s) becomes *alive* again, the core does not attempt to recover to a wider link width. The only way a wider link width can occur is if the link actually goes down and it attempts to retrain from scratch. The user\_clk\_out clock output is a fixed frequency configured in the Vivado IP catalog. user\_clk\_out does not shift frequencies in case of link recovery or training down. ### Lane Reversal The integrated Endpoint block supports limited lane reversal capabilities and therefore provides flexibility in the design of the board for the link partner. The link partner can choose to lay out the board with reversed lane numbers and the integrated Endpoint block continues to link train successfully and operate normally. The configurations that have lane reversal support are x8 and x4 (excluding downshift modes). Downshift refers to the link width negotiation process that occurs when link partners have different lane width capabilities advertised. As a result of lane width negotiation, the link partners negotiate down to the smaller of the two advertised lane widths. Table 3-47 describes the several possible combinations including downshift modes and availability of lane reversal support. Table 3-47: Lane Reversal Support | Endpoint Block<br>Advertised | Negotiated<br>Lane | Lane Number Mapping<br>(Endpoint Link Partner) | | Lane<br>Reversal | |------------------------------|--------------------|------------------------------------------------|---------------|-------------------| | Lane Width | Width | Endpoint | Link Partner | Supported | | x8 | x8 | Lane 0 Lane 7 | Lane 7 Lane 0 | Yes | | x8 | x4 | Lane 0 Lane 3 | Lane 7 Lane 4 | No <sup>(1)</sup> | | x8 | x2 | Lane 0 Lane 3 | Lane 7 Lane 6 | No <sup>(1)</sup> | | x4 | x4 | Lane 0 Lane 3 | Lane 3 Lane 0 | Yes | | x4 | x2 | Lane 0 Lane 1 | Lane 3 Lane 2 | No <sup>(1)</sup> | | x2 | x2 | Lane 0 Lane 1 | Lane 1 Lane 0 | Yes | | x2 | x1 | Lane 0 Lane 1 | Lane 1 | No <sup>(1)</sup> | #### Notes: # Using the Dynamic Reconfiguration Port Interface The Dynamic Reconfiguration Port (DRP) interface allows read and write access to the FPGA configuration memory bits of the integrated block instantiated as part of the core. These configuration memory bits are represented as attributes of the PCIE\_2\_1 library element. The DRP interface is a standard interface found on many integrated IP blocks in Xilinx devices. For detailed information about how the DRP interface works with the FPGA configuration memory, see the 7 Series FPGAs Configuration User Guide (UG470) [Ref 7]. # Writing and Reading the DRP Interface The interface is a processor-friendly synchronous interface with an address bus (drp\_addr) and separated data buses for reading (drp\_do) and writing (drp\_di) configuration data to the PCIE\_2\_1 block. An enable signal (drp\_en), a read/write signal (drp\_we), and a ready/ valid signal (drp\_rdy) are the control signals that implement read and write operations, indicate operation completion, or indicate the availability of data. Figure 3-70 shows a write cycle, and Figure 3-71 shows a read cycle. <sup>1.</sup> When the lanes are reversed in the board layout and a downshift adapter card is inserted between the Endpoint and link partner, Lane 0 of the link partner remains unconnected (as shown by the lane mapping in Table 3-47) and therefore does not link train. Figure 3-70: DRP Interface Write Cycle Figure 3-71: DRP Interface Read Cycle ### Other Considerations for the DRP Interface Updating attribute values through the DRP port is only supported while the core is in reset with sys\_rst\_n asserted. Behavior of the core is undefined if attributes are updated on-the-fly with sys\_rst\_n deasserted. Reading attributes through the DRP port is independent of sys\_rst\_n. Attributes larger than 16 bits span two drp\_daddr addresses, for example BAR0[31:0] requires two accesses to read or write the attribute. Additionally, some attributes share a single drp\_daddr address. The user should employ a read-modify-write approach so that shared-address attributes are not modified unintentionally. There are many attributes that should not be modified through DRP, because these attributes need to be set in an aligned manner with the rest of the design. For example, changing the memory latency attributes on the PCIE\_2\_1 block without changing the actual number of pipeline registers attached to the block RAM causes a functional failure. These attributes are included in this category: - DEV\_CAP\_MAX\_PAYLOAD\_SUPPORTED - VC0\_TX\_LASTPACKET - TL\_TX\_RAM\_RADDR\_LATENCY - TL\_TX\_RAM\_RDATA\_LATENCY - TL\_TX\_RAM\_WRITE\_LATENCY - VC0\_RX\_LIMIT - TL\_RX\_RAM\_RADDR\_LATENCY - TL\_RX\_RAM\_RDATA\_LATENCY - TL\_RX\_RAM\_WRITE\_LATENCY ### **DRP Address Map** Table 3-48 defines the DRP address map for the PCIE\_2\_1 library element attributes. Some attributes span two addresses, for example, BAR0. In addition, some addresses contain multiple attributes; for example, address $0 \times 0.04$ contains both AER\_CAP\_NEXTPTR[11:0] and AER\_CAP\_ON. Table 3-48: DRP Address Map for PCIE\_2\_1 Library Element Attributes | Attribute Name | Address<br>drp_daddr[8:0] | Data Bits<br>drp_di[15:0] or<br>drp_do[15:0] | |-------------------------------------|---------------------------|----------------------------------------------| | AER_CAP_ECRC_CHECK_CAPABLE | 0x000 | [0] | | AER_CAP_ECRC_GEN_CAPABLE | 0x000 | [1] | | AER_CAP_ID[15:0] | 0x001 | [15:0] | | AER_CAP_PERMIT_ROOTERR_UPDATE | 0x002 | [0] | | AER_CAP_VERSION[3:0] | 0x002 | [4:1] | | AER_BASE_PTR[11:0] | 0x003 | [11:0] | | AER_CAP_NEXTPTR[11:0] | 0×004 | [11:0] | | AER_CAP_ON | 0×004 | [12] | | AER_CAP_OPTIONAL_ERR_SUPPORT[15:0] | 0x005 | [15:0] | | AER_CAP_OPTIONAL_ERR_SUPPORT[23:16] | 0x006 | [7:0] | | AER_CAP_MULTIHEADER | 0x006 | [8] | | BAR0[15:0] | 0×007 | [15:0] | | BAR0[31:16] | 0x008 | [15:0] | | BAR1[15:0] | 0x009 | [15:0] | | BAR1[31:16] | 0x00a | [15:0] | | BAR2[15:0] | 0x00b | [15:0] | | BAR2[31:16] | 0x00c | [15:0] | | BAR3[15:0] | 0x00d | [15:0] | | BAR3[31:16] | 0x00e | [15:0] | Table 3-48: DRP Address Map for PCIE\_2\_1 Library Element Attributes (Cont'd) | Attribute Name | Address<br>drp_daddr[8:0] | Data Bits<br>drp_di[15:0] or<br>drp_do[15:0] | |-----------------------------------------|---------------------------|----------------------------------------------| | BAR4[15:0] | 0x00f | [15:0] | | BAR4[31:16] | 0x010 | [15:0] | | BAR5[15:0] | 0x011 | [15:0] | | BAR5[31:16] | 0x012 | [15:0] | | EXPANSION_ROM[15:0] | 0x013 | [15:0] | | EXPANSION_ROM[31:16] | 0x014 | [15:0] | | CAPABILITIES_PTR[7:0] | 0x015 | [7:0] | | CARDBUS_CIS_POINTER[15:0] | 0x016 | [15:0] | | CARDBUS_CIS_POINTER[31:16] | 0x017 | [15:0] | | CLASS_CODE[15:0] | 0x018 | [15:0] | | CLASS_CODE[23:16] | 0x019 | [7:0] | | CMD_INTX_IMPLEMENTED | 0x019 | [8] | | CPL_TIMEOUT_DISABLE_SUPPORTED | 0x019 | [9] | | CPL_TIMEOUT_RANGES_SUPPORTED[3:0] | 0x019 | [13:10] | | DEV_CAP2_ARI_FORWARDING_SUPPORTED | 0x019 | [14] | | DEV_CAP2_ATOMICOP_ROUTING_SUPPORTED | 0x019 | [15] | | DEV_CAP2_ATOMICOP32_COMPLETER_SUPPORTED | 0x01a | [0] | | DEV_CAP2_ATOMICOP64_COMPLETER_SUPPORTED | 0x01a | [1] | | DEV_CAP2_CAS128_COMPLETER_SUPPORTED | 0x01a | [2] | | DEV_CAP2_NO_RO_ENABLED_PRPR_PASSING | 0x01a | [3] | | DEV_CAP2_LTR_MECHANISM_SUPPORTED | 0x01a | [4] | | DEV_CAP2_TPH_COMPLETER_SUPPORTED[1:0] | 0x01a | [6:5] | | DEV_CAP2_EXTENDED_FMT_FIELD_SUPPORTED | 0x01a | [7] | | DEV_CAP2_ENDEND_TLP_PREFIX_SUPPORTED | 0x01a | [8] | | DEV_CAP2_MAX_ENDEND_TLP_PREFIXES[1:0] | 0x01a | [10:9] | | ENDEND_TLP_PREFIX_FORWARDING_SUPPORTED | 0x01a | [11] | | DEV_CAP_ENABLE_SLOT_PWR_LIMIT_SCALE | 0x01a | [12] | | DEV_CAP_ENABLE_SLOT_PWR_LIMIT_VALUE | 0x01a | [13] | | DEV_CAP_ENDPOINT_L0S_LATENCY[2:0] | 0x01b | [2:0] | | DEV_CAP_ENDPOINT_L1_LATENCY[2:0] | 0x01b | [5:3] | | DEV_CAP_EXT_TAG_SUPPORTED | 0x01b | [6] | | DEV_CAP_FUNCTION_LEVEL_RESET_CAPABLE | 0x01b | [7] | | DEV_CAP_MAX_PAYLOAD_SUPPORTED[2:0] | 0x01b | [10:8] | Table 3-48: DRP Address Map for PCIE\_2\_1 Library Element Attributes (Cont'd) | Attribute Name | Address<br>drp_daddr[8:0] | Data Bits<br>drp_di[15:0] or<br>drp_do[15:0] | |--------------------------------------------|---------------------------|----------------------------------------------| | DEV_CAP_PHANTOM_FUNCTIONS_SUPPORT[1:0] | 0x01b | [12:11] | | DEV_CAP_ROLE_BASED_ERROR | 0x01b | [13] | | DEV_CAP_RSVD_14_12[2:0] | 0x01c | [2:0] | | DEV_CAP_RSVD_17_16[1:0] | 0x01c | [4:3] | | DEV_CAP_RSVD_31_29[2:0] | 0x01c | [7:5] | | DEV_CONTROL_AUX_POWER_SUPPORTED | 0x01c | [8] | | DEV_CONTROL_EXT_TAG_DEFAULT | 0x01c | [9] | | DSN_BASE_PTR[11:0] | 0x01d | [11:0] | | DSN_CAP_ID[15:0] | 0x01e | [15:0] | | DSN_CAP_NEXTPTR[11:0] | 0x01f | [11:0] | | DSN_CAP_ON | 0x01f | [12] | | DSN_CAP_VERSION[3:0] | 0x020 | [3:0] | | EXT_CFG_CAP_PTR[5:0] | 0x020 | [9:4] | | EXT_CFG_XP_CAP_PTR[9:0] | 0x021 | [9:0] | | HEADER_TYPE[7:0] | 0x022 | [7:0] | | INTERRUPT_PIN[7:0] | 0x022 | [15:8] | | INTERRUPT_STAT_AUTO | 0x023 | [0] | | IS_SWITCH | 0x023 | [1] | | LAST_CONFIG_DWORD[9:0] | 0x023 | [11:2] | | LINK_CAP_ASPM_SUPPORT[1:0] | 0x023 | [13:12] | | LINK_CAP_CLOCK_POWER_MANAGEMENT | 0x023 | [14] | | LINK_CAP_DLL_LINK_ACTIVE_REPORTING_CAP | 0x023 | [15] | | LINK_CAP_L0S_EXIT_LATENCY_COMCLK_GEN1[2:0] | 0x024 | [2:0] | | LINK_CAP_LOS_EXIT_LATENCY_COMCLK_GEN2[2:0] | 0x024 | [5:3] | | LINK_CAP_LOS_EXIT_LATENCY_GEN1[2:0] | 0x024 | [8:6] | | LINK_CAP_LOS_EXIT_LATENCY_GEN2[2:0] | 0x024 | [11:9] | | LINK_CAP_L1_EXIT_LATENCY_COMCLK_GEN1[2:0] | 0x024 | [14:12] | | LINK_CAP_L1_EXIT_LATENCY_COMCLK_GEN2[2:0] | 0x025 | [2:0] | | LINK_CAP_L1_EXIT_LATENCY_GEN1[2:0] | 0x025 | [5:3] | | LINK_CAP_L1_EXIT_LATENCY_GEN2[2:0] | 0x025 | [8:6] | | LINK_CAP_LINK_BANDWIDTH_NOTIFICATION_CAP | 0x025 | [9] | | LINK_CAP_MAX_LINK_SPEED[3:0] | 0x025 | [13:10] | | LINK_CAP_ASPM_OPTIONALITY | 0x025 | [14] | Table 3-48: DRP Address Map for PCIE\_2\_1 Library Element Attributes (Cont'd) | Attribute Name | Address<br>drp_daddr[8:0] | Data Bits<br>drp_di[15:0] or<br>drp_do[15:0] | |----------------------------------------|---------------------------------------|----------------------------------------------| | LINK_CAP_RSVD_23 | 0x025 | [15] | | LINK_CAP_SURPRISE_DOWN_ERROR_CAPABLE | 0x026 | [0] | | LINK_CONTROL_RCB | 0x026 | [1] | | LINK_CTRL2_DEEMPHASIS | 0x026 | [2] | | LINK_CTRL2_HW_AUTONOMOUS_SPEED_DISABLE | 0x026 | [3] | | LINK_CTRL2_TARGET_LINK_SPEED[3:0] | 0x026 | [7:4] | | LINK_STATUS_SLOT_CLOCK_CONFIG | 0x026 | [8] | | MPS_FORCE | 0x026 | [9] | | MSI_BASE_PTR[7:0] | 0x027 | [7:0] | | MSI_CAP_64_BIT_ADDR_CAPABLE | 0x027 | [8] | | MSI_CAP_ID[7:0] | 0x028 | [7:0] | | MSI_CAP_MULTIMSG_EXTENSION | 0x028 | [8] | | MSI_CAP_MULTIMSGCAP[2:0] | 0x028 | [11:9] | | MSI_CAP_NEXTPTR[7:0] | 0x029 | [7:0] | | MSI_CAP_ON | 0x029 | [8] | | MSI_CAP_PER_VECTOR_MASKING_CAPABLE | 0x029 | [9] | | MSIX_BASE_PTR[7:0] | 0x02a | [7:0] | | MSIX_CAP_ID[7:0] | 0x02a | [15:8] | | MSIX_CAP_NEXTPTR[7:0] | 0x02b | [7:0] | | MSIX_CAP_ON | 0x02b | [8] | | MSIX_CAP_PBA_BIR[2:0] | 0x02b | [11:9] | | MSIX_CAP_PBA_OFFSET[15:0] | 0x02c | [15:0] | | MSIX_CAP_PBA_OFFSET[28:16] | 0x02d | [12:0] | | MSIX_CAP_TABLE_BIR[2:0] | 0x02d | [15:13] | | MSIX_CAP_TABLE_OFFSET[15:0] | 0x02e | [15:0] | | MSIX_CAP_TABLE_OFFSET[28:16] | 0x02f | [12:0] | | MSIX_CAP_TABLE_SIZE[10:0] | 0x030 | [10:0] | | PCIE_BASE_PTR[7:0] | 0x031 | [7:0] | | PCIE_CAP_CAPABILITY_ID[7:0] | 0x031 | [15:8] | | PCIE_CAP_CAPABILITY_VERSION[3:0] | 0x032 | [3:0] | | PCIE_CAP_DEVICE_PORT_TYPE[3:0] | 0x032 | [7:4] | | PCIE_CAP_NEXTPTR[7:0] | 0x032 | [15:8] | | PCIE_CAP_ON | 0x033 | [0] | | | · · · · · · · · · · · · · · · · · · · | · | Table 3-48: DRP Address Map for PCIE\_2\_1 Library Element Attributes (Cont'd) | PCIE_CAP_RSVD_15_14[1:0] 0x033 [2:1] PCIE_CAP_SLOT_IMPLEMENTED 0x033 [3] PCIE_REVISION[3:0] 0x033 [7:4] PM_BASE_PTR[7:0] 0x034 [2:0] PM_CAP_AUXCURENT[2:0] 0x034 [2:0] PM_CAP_DISUPPORT 0x034 [3] PM_CAP_DSUPPORT 0x034 [4] PM_CAP_DSI 0x034 [5] PM_CAP_DSI 0x034 [13:6] PM_CAP_DSI 0x034 [13:6] PM_CAP_DSI 0x035 [7:0] PM_CAP_DSI 0x035 [7:0] PM_CAP_DSI 0x035 [7:0] PM_CAP_DSI 0x035 [7:0] PM_CAP_NEXTPTR[7:0] 0x035 [8] PM_CAP_NEXTPTR[7:0] 0x035 [18:0] PM_CAP_NEXTPTR[7:0] 0x035 [19:0] PM_CAP_PME_CLOCK 0x035 [19:0] PM_CAP_PME_SUPORT[4:0] 0x035 [15:0] PM_CAP_RESUPORT[4:0] 0x036 [2:0] PM_CAP_SESDO 0x036 | Attribute Name | Address<br>drp_daddr[8:0] | Data Bits<br>drp_di[15:0] or<br>drp_do[15:0] | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|----------------------------------------------| | PCIE_REVISION[3:0] 0x033 [7:4] PM_BASE_PTR[7:0] 0x033 [15:8] PM_CAP_AUXCURRENT[2:0] 0x034 [2:0] PM_CAP_DISUPPORT 0x034 [4] PM_CAP_DSI 0x034 [5] PM_CAP_ID[7:0] 0x034 [13:6] PM_CAP_DEXTPTR[7:0] 0x035 [7:0] PM_CAP_NEXTPTR[7:0] 0x035 [8] PM_CAP_PME_CLOCK 0x035 [9] PM_CAP_PMESUPPORT[4:0] 0x035 [14:10] PM_CAP_PMESUPPORT[4:0] 0x035 [15] PM_CAP_PMESUPPORT[4:0] 0x035 [15] PM_CAP_PRESUPPORT[4:0] 0x036 [2:0] PM_CAP_PMESUPPORT[4:0] 0x036 [2:0] PM_CAP_PMESUPPORT[4:0] 0x036 [2:0] PM_CAP_PMESUPPORT[4:0] 0x035 [15] PM_CAP_PMESUPPORT[4:0] 0x036 [2:0] PM_CAP_PMESUPPORT[4:0] 0x036 [2:0] PM_CAP_PMESUPPORT[4:0] 0x036 [2:0] PM_CAP_PMESUPPORT[4:0] 0x036 [2:0] | PCIE_CAP_RSVD_15_14[1:0] | 0x033 | [2:1] | | PM_BASE_PTR(7:0) 0x033 [15:8] PM_CAP_AUXCURRENT[2:0] 0x034 [2:0] PM_CAP_DISUPPORT 0x034 [3] PM_CAP_DSI 0x034 [4] PM_CAP_ID[7:0] 0x034 [5] PM_CAP_ID[7:0] 0x034 [13:6] PM_CAP_ID[7:0] 0x035 [7:0] PM_CAP_NEXTPTR[7:0] 0x035 [7:0] PM_CAP_NEXTPTR[7:0] 0x035 [8] PM_CAP_ON 0x035 [8] PM_CAP_ON 0x035 [9] PM_CAP_PME_CLOCK 0x035 [9] PM_CAP_PME_SUPPORT[4:0] 0x035 [15:0] PM_CAP_PMESUPPORT[4:0] 0x035 [15:0] PM_CAP_SEVD_04 0x035 [15:0] PM_CAP_RSVD_04 0x036 [2:0] PM_CAP_RSVD_04 0x036 [2:0] PM_CAP_RSVD_04 0x036 [2:0] PM_CSR_BESDB 0x036 [2:0] PM_CSR_BESDB 0x036 [3] PM_CSR_BEDCEN 0x036 [5] <td>PCIE_CAP_SLOT_IMPLEMENTED</td> <td>0x033</td> <td>[3]</td> | PCIE_CAP_SLOT_IMPLEMENTED | 0x033 | [3] | | PM_CAP_AUXCURRENT[2:0] 0x034 [2:0] PM_CAP_DISUPPORT 0x034 [3] PM_CAP_DSI 0x034 [4] PM_CAP_DID[7:0] 0x034 [5] PM_CAP_ID[7:0] 0x034 [13:6] PM_CAP_ID[7:0] 0x035 [7:0] PM_CAP_ID[7:0] 0x035 [7:0] PM_CAP_NEXTPTR[7:0] 0x035 [8] PM_CAP_ON 0x035 [8] PM_CAP_PME_CLOCK 0x035 [9] PM_CAP_PMESUPPORT[4:0] 0x035 [14:10] PM_CAP_PMESUPPORT[4:0] 0x035 [15] PM_CAP_VERSION[2:0] 0x036 [2:0] PM_CAP_VERSION[2:0] 0x036 [2:0] PM_CSR_BEB3 0x036 [3] PM_CSR_BEB3 0x036 [4] PM_CSR_BECEN 0x036 [5] PM_DATA_SCALE0[1:0] 0x036 [5] PM_DATA_SCALE1[1:0] 0x036 [7:6] PM_DATA_SCALE3[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 < | PCIE_REVISION[3:0] | 0x033 | [7:4] | | PM_CAP_DISUPPORT 0x034 [3] PM_CAP_DSUPPORT 0x034 [4] PM_CAP_DSI 0x034 [5] PM_CAP_ID[7:0] 0x034 [13:6] PM_CAP_ID[7:0] 0x035 [7:0] PM_CAP_NEXTPTR[7:0] 0x035 [8] PM_CAP_ON 0x035 [8] PM_CAP_PME_CLOCK 0x035 [9] PM_CAP_PMESUPPORT[4:0] 0x035 [14:10] PM_CAP_PMESUPPORT[4:0] 0x035 [15] PM_CAP_PMESUPPORT[4:0] 0x035 [15] PM_CAP_RMSUPORT[4:0] 0x036 [2:0] PM_CAP_NMESUPPORT[4:0] 0x036 [2:0] PM_CAP_PMESUPPORT[4:0] 0x036 [2:0] PM_CAP_PMESUPPORT[4:0] 0x036 [2:0] PM_CAP_PMESUPPORT[4:0] 0x036 [2:0] PM_CAP_PMESUPPORT[4:0] 0x036 [2:0] PM_CAP_PMESUPPORT[4:0] 0x036 [2:0] PM_CAP_RMESUPPORT[4:0] 0x036 [2:0] PM_CAP_PMESUPPORT[4:0] 0x036 [3] P | PM_BASE_PTR[7:0] | 0x033 | [15:8] | | PM_CAP_DZSUPPORT 0x034 [4] PM_CAP_DSI 0x034 [5] PM_CAP_ID[7:0] 0x034 [13:6] PM_CAP_NEXTPTR[7:0] 0x035 [7:0] PM_CAP_ON 0x035 [8] PM_CAP_PME_CLOCK 0x035 [9] PM_CAP_PMESUPPORT[4:0] 0x035 [14:10] PM_CAP_MESUPPORT[4:0] 0x035 [15] PM_CAP_VERSION[2:0] 0x036 [2:0] PM_CAP_VERSION[2:0] 0x036 [3] PM_CSR_B2B3 0x036 [3] PM_CSR_B2B3 0x036 [4] PM_CSR_BCEN 0x036 [5] PM_CSR_NOSOFTRST 0x036 [5] PM_DATA_SCALE0[1:0] 0x036 [7:6] PM_DATA_SCALE2[1:0] 0x036 [11:10] PM_DATA_SCALE3[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 | PM_CAP_AUXCURRENT[2:0] | 0x034 | [2:0] | | PM_CAP_DSI 0x034 [5] PM_CAP_ID[7:0] 0x034 [13:6] PM_CAP_NEXTPTR[7:0] 0x035 [7:0] PM_CAP_ON 0x035 [8] PM_CAP_PME_CLOCK 0x035 [9] PM_CAP_PMESUPPORT[4:0] 0x035 [14:10] PM_CAP_RSVD_04 0x035 [15] PM_CAP_VERSION[2:0] 0x036 [2:0] PM_CSR_B2B3 0x036 [3] PM_CSR_BPCCEN 0x036 [4] PM_CSR_NOSOFTRST 0x036 [7:6] PM_DATA_SCALE0[1:0] 0x036 [7:6] PM_DATA_SCALE1[1:0] 0x036 [11:10] PM_DATA_SCALE2[1:0] 0x036 [15:14] PM_DATA_SCALE3[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA[7:0] 0 | PM_CAP_D1SUPPORT | 0x034 | [3] | | PM_CAP_ID[7:0] 0x034 [13:6] PM_CAP_NEXTPTR[7:0] 0x035 [7:0] PM_CAP_ON 0x035 [8] PM_CAP_PME_CLOCK 0x035 [9] PM_CAP_PMESUPPORT[4:0] 0x035 [14:10] PM_CAP_RSVD_04 0x035 [15] PM_CAP_VERSION[2:0] 0x036 [2:0] PM_CSR_B2B3 0x036 [3] PM_CSR_BPCCEN 0x036 [4] PM_CSR_NOSOFTRST 0x036 [7:6] PM_DATA_SCALE0[1:0] 0x036 [7:6] PM_DATA_SCALE1[1:0] 0x036 [11:10] PM_DATA_SCALE2[1:0] 0x036 [13:12] PM_DATA_SCALE3[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE5[1:0] 0x037 [3:2] PM_DATA_SCALE6[1:0] 0x037 [5:4] PM_DATA_SCALE6[1:0] 0x037 [5:4] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA[7:0] 0x038 [7:0] PM_DATA[7:0] < | PM_CAP_D2SUPPORT | 0x034 | [4] | | PM_CAP_NEXTPTR[7:0] 0x035 [7:0] PM_CAP_ON 0x035 [8] PM_CAP_PME_CLOCK 0x035 [9] PM_CAP_PMESUPPORT[4:0] 0x035 [14:10] PM_CAP_RSVD_04 0x035 [15] PM_CAP_VERSION[2:0] 0x036 [2:0] PM_CSR_B2B3 0x036 [3] PM_CSR_BCEN 0x036 [4] PM_CSR_NOSOFTRST 0x036 [7:6] PM_DATA_SCALE0[1:0] 0x036 [7:6] PM_DATA_SCALE1[1:0] 0x036 [11:10] PM_DATA_SCALE2[1:0] 0x036 [15:14] PM_DATA_SCALE4[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA[7:0] 0x038 [7:0] PM_DATA[7:0] 0x038 [7:0] PM_DATA[7:0] 0x | PM_CAP_DSI | 0x034 | [5] | | PM_CAP_ON 0x035 [8] PM_CAP_PME_CLOCK 0x035 [9] PM_CAP_PMESUPPORT[4:0] 0x035 [14:10] PM_CAP_RSVD_04 0x035 [15] PM_CAP_VERSION[2:0] 0x036 [2:0] PM_CSR_B2B3 0x036 [3] PM_CSR_BCEN 0x036 [5] PM_DATA_SCALE0[1:0] 0x036 [7:6] PM_DATA_SCALE0[1:0] 0x036 [7:6] PM_DATA_SCALE2[1:0] 0x036 [11:10] PM_DATA_SCALE3[1:0] 0x036 [15:14] PM_DATA_SCALE4[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA[7:0] 0x038 [7:0] PM_DATA[7:0] 0x038 [7:0] PM_DATA[7:0] <td< td=""><td>PM_CAP_ID[7:0]</td><td>0x034</td><td>[13:6]</td></td<> | PM_CAP_ID[7:0] | 0x034 | [13:6] | | PM_CAP_PME_CLOCK 0x035 [9] PM_CAP_PMESUPPORT[4:0] 0x035 [14:10] PM_CAP_RSVD_04 0x035 [15] PM_CAP_VERSION[2:0] 0x036 [2:0] PM_CSR_B2B3 0x036 [3] PM_CSR_BPCCEN 0x036 [4] PM_CSR_NOSOFTRST 0x036 [7:6] PM_DATA_SCALE0[1:0] 0x036 [7:6] PM_DATA_SCALE2[1:0] 0x036 [11:10] PM_DATA_SCALE2[1:0] 0x036 [13:12] PM_DATA_SCALE4[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA[7:0] 0x037 [13:6] PM_DATA2[7:0] 0x038 [7:0] PM_DATA3[7:0] 0x039 [7:0] PM_DATA4[7:0] 0x039 [7:0] PM_DATA5[7:0] 0x039 [7:0] | PM_CAP_NEXTPTR[7:0] | 0x035 | [7:0] | | PM_CAP_PMESUPPORT[4:0] 0x035 [14:10] PM_CAP_RSVD_04 0x035 [15] PM_CAP_VERSION[2:0] 0x036 [2:0] PM_CSR_B2B3 0x036 [3] PM_CSR_BPCCEN 0x036 [4] PM_CSR_NOSOFTRST 0x036 [5] PM_DATA_SCALE0[1:0] 0x036 [7:6] PM_DATA_SCALE1[1:0] 0x036 [11:10] PM_DATA_SCALE2[1:0] 0x036 [13:12] PM_DATA_SCALE4[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA[7:0] 0x038 [7:0] PM_DATA2[7:0] 0x038 [7:0] PM_DATA3[7:0] 0x039 [7:0] PM_DATA4[7:0] 0x039 [7:0] PM_DATA5[7:0] 0x03a [7:0] | PM_CAP_ON | 0x035 | [8] | | PM_CAP_RSVD_04 0x035 [15] PM_CAP_VERSION[2:0] 0x036 [2:0] PM_CSR_B2B3 0x036 [3] PM_CSR_BPCCEN 0x036 [4] PM_CSR_NOSOFTRST 0x036 [5] PM_DATA_SCALE0[1:0] 0x036 [7:6] PM_DATA_SCALE1[1:0] 0x036 [9:8] PM_DATA_SCALE2[1:0] 0x036 [11:10] PM_DATA_SCALE3[1:0] 0x036 [15:14] PM_DATA_SCALE4[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA[7:0] 0x037 [13:6] PM_DATA2[7:0] 0x038 [7:0] PM_DATA2[7:0] 0x038 [15:8] PM_DATA4[7:0] 0x039 [7:0] PM_DATA5[7:0] 0x039 [7:0] | PM_CAP_PME_CLOCK | 0x035 | [9] | | PM_CAP_VERSION[2:0] 0x036 [2:0] PM_CSR_B2B3 0x036 [3] PM_CSR_BPCCEN 0x036 [4] PM_CSR_NOSOFTRST 0x036 [5] PM_DATA_SCALE0[1:0] 0x036 [7:6] PM_DATA_SCALE1[1:0] 0x036 [9:8] PM_DATA_SCALE2[1:0] 0x036 [11:10] PM_DATA_SCALE3[1:0] 0x036 [15:14] PM_DATA_SCALE4[1:0] 0x037 [1:0] PM_DATA_SCALE5[1:0] 0x037 [3:2] PM_DATA_SCALE6[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA[7:0] 0x038 [7:0] PM_DATA[7:0] 0x038 [15:8] PM_DATA[7:0] 0x039 [7:0] PM_DATA[7:0] 0x039 [7:0] PM_DATA[7:0] 0x03a [7:0] | PM_CAP_PMESUPPORT[4:0] | 0x035 | [14:10] | | PM_CSR_B2B3 0x036 [3] PM_CSR_BPCCEN 0x036 [4] PM_CSR_NOSOFTRST 0x036 [5] PM_DATA_SCALE0[1:0] 0x036 [7:6] PM_DATA_SCALE1[1:0] 0x036 [9:8] PM_DATA_SCALE2[1:0] 0x036 [11:10] PM_DATA_SCALE3[1:0] 0x036 [15:14] PM_DATA_SCALE4[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE5[1:0] 0x038 [7:0] PM_DATA_SCALE5[1:0] 0x038 [7:0] | PM_CAP_RSVD_04 | 0x035 | [15] | | PM_CSR_BPCCEN 0x036 [4] PM_CSR_NOSOFTRST 0x036 [5] PM_DATA_SCALE0[1:0] 0x036 [7:6] PM_DATA_SCALE1[1:0] 0x036 [9:8] PM_DATA_SCALE2[1:0] 0x036 [11:10] PM_DATA_SCALE3[1:0] 0x036 [15:14] PM_DATA_SCALE4[1:0] 0x037 [1:0] PM_DATA_SCALE5[1:0] 0x037 [5:4] PM_DATA_SCALE6[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [13:6] PM_DATA[7:0] 0x038 [7:0] PM_DATA[7:0] 0x038 [15:8] PM_DATA[7:0] 0x039 [7:0] PM_DATA[7:0] 0x039 [7:0] PM_DATA[7:0] 0x039 [7:0] PM_DATA[7:0] 0x039 [7:0] PM_DATA[7:0] 0x03a [7:0] | PM_CAP_VERSION[2:0] | 0x036 | [2:0] | | PM_CSR_NOSOFTRST 0x036 [5] PM_DATA_SCALE0[1:0] 0x036 [7:6] PM_DATA_SCALE1[1:0] 0x036 [9:8] PM_DATA_SCALE2[1:0] 0x036 [11:10] PM_DATA_SCALE3[1:0] 0x036 [15:14] PM_DATA_SCALE4[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE6[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [13:6] PM_DATA[7:0] 0x037 [13:6] PM_DATA[7:0] 0x038 [7:0] PM_DATA[7:0] 0x038 [15:8] PM_DATA[7:0] 0x039 [7:0] PM_DATA[7:0] 0x039 [7:0] PM_DATA[7:0] 0x039 [7:0] | PM_CSR_B2B3 | 0x036 | [3] | | PM_DATA_SCALE0[1:0] 0x036 [7:6] PM_DATA_SCALE1[1:0] 0x036 [9:8] PM_DATA_SCALE2[1:0] 0x036 [11:10] PM_DATA_SCALE3[1:0] 0x036 [13:12] PM_DATA_SCALE4[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE6[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATAO[7:0] 0x037 [13:6] PM_DATA1[7:0] 0x038 [7:0] PM_DATA2[7:0] 0x038 [15:8] PM_DATA3[7:0] 0x039 [15:8] PM_DATA4[7:0] 0x039 [15:8] PM_DATA5[7:0] 0x03a [7:0] | PM_CSR_BPCCEN | 0x036 | [4] | | PM_DATA_SCALE1[1:0] 0x036 [9:8] PM_DATA_SCALE2[1:0] 0x036 [11:10] PM_DATA_SCALE3[1:0] 0x036 [13:12] PM_DATA_SCALE4[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE6[1:0] 0x037 [5:4] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA0[7:0] 0x037 [13:6] PM_DATA1[7:0] 0x038 [7:0] PM_DATA2[7:0] 0x038 [15:8] PM_DATA3[7:0] 0x039 [7:0] PM_DATA4[7:0] 0x039 [15:8] PM_DATA5[7:0] 0x03a [7:0] | PM_CSR_NOSOFTRST | 0x036 | [5] | | PM_DATA_SCALE2[1:0] 0x036 [11:10] PM_DATA_SCALE3[1:0] 0x036 [13:12] PM_DATA_SCALE4[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE6[1:0] 0x037 [3:2] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA0[7:0] 0x037 [13:6] PM_DATA1[7:0] 0x038 [7:0] PM_DATA2[7:0] 0x038 [15:8] PM_DATA3[7:0] 0x039 [7:0] PM_DATA5[7:0] 0x039 [15:8] PM_DATA5[7:0] 0x03a [7:0] | PM_DATA_SCALE0[1:0] | 0x036 | [7:6] | | PM_DATA_SCALE3[1:0] 0x036 [13:12] PM_DATA_SCALE4[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE6[1:0] 0x037 [3:2] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATAO[7:0] 0x037 [13:6] PM_DATA1[7:0] 0x038 [7:0] PM_DATA2[7:0] 0x038 [15:8] PM_DATA3[7:0] 0x039 [7:0] PM_DATA4[7:0] 0x039 [15:8] PM_DATA5[7:0] 0x03a [7:0] | PM_DATA_SCALE1[1:0] | 0x036 | [9:8] | | PM_DATA_SCALE4[1:0] 0x036 [15:14] PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE6[1:0] 0x037 [3:2] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA0[7:0] 0x037 [13:6] PM_DATA1[7:0] 0x038 [7:0] PM_DATA2[7:0] 0x038 [15:8] PM_DATA3[7:0] 0x039 [7:0] PM_DATA4[7:0] 0x039 [15:8] PM_DATA5[7:0] 0x03a [7:0] | PM_DATA_SCALE2[1:0] | 0x036 | [11:10] | | PM_DATA_SCALE5[1:0] 0x037 [1:0] PM_DATA_SCALE6[1:0] 0x037 [3:2] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA0[7:0] 0x037 [13:6] PM_DATA1[7:0] 0x038 [7:0] PM_DATA2[7:0] 0x038 [15:8] PM_DATA3[7:0] 0x039 [7:0] PM_DATA4[7:0] 0x039 [15:8] PM_DATA5[7:0] 0x03a [7:0] | PM_DATA_SCALE3[1:0] | 0x036 | [13:12] | | PM_DATA_SCALE6[1:0] 0x037 [3:2] PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA0[7:0] 0x037 [13:6] PM_DATA1[7:0] 0x038 [7:0] PM_DATA2[7:0] 0x038 [15:8] PM_DATA3[7:0] 0x039 [7:0] PM_DATA4[7:0] 0x039 [15:8] PM_DATA5[7:0] 0x03a [7:0] | PM_DATA_SCALE4[1:0] | 0x036 | [15:14] | | PM_DATA_SCALE7[1:0] 0x037 [5:4] PM_DATA0[7:0] 0x037 [13:6] PM_DATA1[7:0] 0x038 [7:0] PM_DATA2[7:0] 0x038 [15:8] PM_DATA3[7:0] 0x039 [7:0] PM_DATA4[7:0] 0x039 [15:8] PM_DATA5[7:0] 0x039 [7:0] | PM_DATA_SCALE5[1:0] | 0x037 | [1:0] | | PM_DATA0[7:0] 0x037 [13:6] PM_DATA1[7:0] 0x038 [7:0] PM_DATA2[7:0] 0x038 [15:8] PM_DATA3[7:0] 0x039 [7:0] PM_DATA4[7:0] 0x039 [15:8] PM_DATA5[7:0] 0x03a [7:0] | PM_DATA_SCALE6[1:0] | 0x037 | [3:2] | | PM_DATA1[7:0] 0x038 [7:0] PM_DATA2[7:0] 0x038 [15:8] PM_DATA3[7:0] 0x039 [7:0] PM_DATA4[7:0] 0x039 [15:8] PM_DATA5[7:0] 0x03a [7:0] | PM_DATA_SCALE7[1:0] | 0x037 | [5:4] | | PM_DATA2[7:0] 0x038 [15:8] PM_DATA3[7:0] 0x039 [7:0] PM_DATA4[7:0] 0x039 [15:8] PM_DATA5[7:0] 0x03a [7:0] | PM_DATA0[7:0] | 0x037 | [13:6] | | PM_DATA3[7:0] 0x039 [7:0] PM_DATA4[7:0] 0x039 [15:8] PM_DATA5[7:0] 0x03a [7:0] | PM_DATA1[7:0] | 0x038 | [7:0] | | PM_DATA4[7:0] 0x039 [15:8] PM_DATA5[7:0] 0x03a [7:0] | PM_DATA2[7:0] | 0x038 | [15:8] | | PM_DATA5[7:0] 0x03a [7:0] | PM_DATA3[7:0] | 0x039 | [7:0] | | | PM_DATA4[7:0] | 0x039 | [15:8] | | PM_DATA6[7:0] 0x03a [15:8] | PM_DATA5[7:0] | 0x03a | [7:0] | | | PM_DATA6[7:0] | 0x03a | [15:8] | Table 3-48: DRP Address Map for PCIE\_2\_1 Library Element Attributes (Cont'd) | Attribute Name | Address<br>drp_daddr[8:0] | Data Bits<br>drp_di[15:0] or<br>drp_do[15:0] | |-----------------------------------|---------------------------|----------------------------------------------| | PM_DATA7[7:0] | 0x03b | [7:0] | | RBAR_BASE_PTR[11:0] | 0x03c | [11:0] | | RBAR_CAP_NEXTPTR[11:0] | 0x03d | [11:0] | | RBAR_CAP_ON | 0x03d | [12] | | RBAR_CAP_ID[15:0] | 0x03e | [15:0] | | RBAR_CAP_VERSION[3:0] | 0x03f | [3:0] | | RBAR_NUM[2:0] | 0x03f | [6:4] | | RBAR_CAP_SUP0[15:0] | 0x040 | [15:0] | | RBAR_CAP_SUP0[31:16] | 0x041 | [15:0] | | RBAR_CAP_SUP1[15:0] | 0x042 | [15:0] | | RBAR_CAP_SUP1[31:16] | 0x043 | [15:0] | | RBAR_CAP_SUP2[15:0] | 0x044 | [15:0] | | RBAR_CAP_SUP2[31:16] | 0x045 | [15:0] | | RBAR_CAP_SUP3[15:0] | 0x046 | [15:0] | | RBAR_CAP_SUP3[31:16] | 0x047 | [15:0] | | RBAR_CAP_SUP4[15:0] | 0x048 | [15:0] | | RBAR_CAP_SUP4[31:16] | 0x049 | [15:0] | | RBAR_CAP_SUP5[15:0] | 0x04a | [15:0] | | RBAR_CAP_SUP5[31:16] | 0x04b | [15:0] | | RBAR_CAP_INDEX0[2:0] | 0x04c | [2:0] | | RBAR_CAP_INDEX1[2:0] | 0x04c | [5:3] | | RBAR_CAP_INDEX2[2:0] | 0x04c | [8:6] | | RBAR_CAP_INDEX3[2:0] | 0x04c | [11:9] | | RBAR_CAP_INDEX4[2:0] | 0x04c | [14:12] | | RBAR_CAP_INDEX5[2:0] | 0x04d | [2:0] | | RBAR_CAP_CONTROL_ENCODEDBAR0[4:0] | 0x04d | [7:3] | | RBAR_CAP_CONTROL_ENCODEDBAR1[4:0] | 0x04d | [12:8] | | RBAR_CAP_CONTROL_ENCODEDBAR2[4:0] | 0x04e | [4:0] | | RBAR_CAP_CONTROL_ENCODEDBAR3[4:0] | 0x04e | [9:5] | | RBAR_CAP_CONTROL_ENCODEDBAR4[4:0] | 0x04e | [14:10] | | RBAR_CAP_CONTROL_ENCODEDBAR5[4:0] | 0x04f | [4:0] | | ROOT_CAP_CRS_SW_VISIBILITY | 0x04f | [5] | | SELECT_DLL_IF | 0x04f | [6] | Table 3-48: DRP Address Map for PCIE\_2\_1 Library Element Attributes (Cont'd) | Attribute Name | Address<br>drp_daddr[8:0] | Data Bits<br>drp_di[15:0] or<br>drp_do[15:0] | |--------------------------------------|---------------------------|----------------------------------------------| | SLOT_CAP_ATT_BUTTON_PRESENT | 0x04f | [7] | | SLOT_CAP_ATT_INDICATOR_PRESENT | 0x04f | [8] | | SLOT_CAP_ELEC_INTERLOCK_PRESENT | 0x04f | [9] | | SLOT_CAP_HOTPLUG_CAPABLE | 0x04f | [10] | | SLOT_CAP_HOTPLUG_SURPRISE | 0x04f | [11] | | SLOT_CAP_MRL_SENSOR_PRESENT | 0x04f | [12] | | SLOT_CAP_NO_CMD_COMPLETED_SUPPORT | 0x04f | [13] | | SLOT_CAP_PHYSICAL_SLOT_NUM[12:0] | 0x050 | [12:0] | | SLOT_CAP_POWER_CONTROLLER_PRESENT | 0x050 | [13] | | SLOT_CAP_POWER_INDICATOR_PRESENT | 0x050 | [14] | | SLOT_CAP_SLOT_POWER_LIMIT_SCALE[1:0] | 0x051 | [1:0] | | SLOT_CAP_SLOT_POWER_LIMIT_VALUE[7:0] | 0x051 | [9:2] | | SSL_MESSAGE_AUTO | 0x051 | [10] | | VC_BASE_PTR[11:0] | 0x052 | [11:0] | | VC_CAP_NEXTPTR[11:0] | 0x053 | [11:0] | | VC_CAP_ON | 0x053 | [12] | | VC_CAP_ID[15:0] | 0x054 | [15:0] | | VC_CAP_REJECT_SNOOP_TRANSACTIONS | 0x055 | [0] | | VSEC_BASE_PTR[11:0] | 0x055 | [12:1] | | VSEC_CAP_HDR_ID[15:0] | 0x056 | [15:0] | | VSEC_CAP_HDR_LENGTH[11:0] | 0x057 | [11:0] | | VSEC_CAP_HDR_REVISION[3:0] | 0x057 | [15:12] | | VSEC_CAP_ID[15:0] | 0x058 | [15:0] | | VSEC_CAP_IS_LINK_VISIBLE | 0x059 | [0] | | VSEC_CAP_NEXTPTR[11:0] | 0x059 | [12:1] | | VSEC_CAP_ON | 0x059 | [13] | | VSEC_CAP_VERSION[3:0] | 0x05a | [3:0] | | USER_CLK_FREQ[2:0] | 0x05a | [6:4] | | CRM_MODULE_RSTS[6:0] | 0x05a | [13:7] | | LL_ACK_TIMEOUT[14:0] | 0x05b | [14:0] | | LL_ACK_TIMEOUT_EN | 0x05b | [15] | | LL_ACK_TIMEOUT_FUNC[1:0] | 0x05c | [1:0] | | LL_REPLAY_TIMEOUT[14:0] | 0x05d | [14:0] | | · | | | Table 3-48: DRP Address Map for PCIE\_2\_1 Library Element Attributes (Cont'd) | Attribute Name | Address<br>drp_daddr[8:0] | Data Bits<br>drp_di[15:0] or<br>drp_do[15:0] | |------------------------------|---------------------------|----------------------------------------------| | LL_REPLAY_TIMEOUT_EN | 0x05d | [15] | | LL_REPLAY_TIMEOUT_FUNC[1:0] | 0x05e | [1:0] | | PM_ASPML0S_TIMEOUT[14:0] | 0x05f | [14:0] | | PM_ASPML0S_TIMEOUT_EN | 0x05f | [15] | | PM_ASPML0S_TIMEOUT_FUNC[1:0] | 0x060 | [1:0] | | PM_ASPM_FASTEXIT | 0x060 | [2] | | DISABLE_LANE_REVERSAL | 0x060 | [3] | | DISABLE_SCRAMBLING | 0x060 | [4] | | ENTER_RVRY_EI_L0 | 0x060 | [5] | | INFER_EI[4:0] | 0x060 | [10:6] | | LINK_CAP_MAX_LINK_WIDTH[5:0] | 0x061 | [5:0] | | LTSSM_MAX_LINK_WIDTH[5:0] | 0x061 | [11:6] | | N_FTS_COMCLK_GEN1[7:0] | 0x062 | [7:0] | | N_FTS_COMCLK_GEN2[7:0] | 0x062 | [15:8] | | N_FTS_GEN1[7:0] | 0x063 | [7:0] | | N_FTS_GEN2[7:0] | 0x063 | [15:8] | | ALLOW_X8_GEN2 | 0x064 | [0] | | PL_AUTO_CONFIG[2:0] | 0x064 | [3:1] | | PL_FAST_TRAIN | 0x064 | [4] | | UPCONFIG_CAPABLE | 0x064 | [5] | | UPSTREAM_FACING | 0x064 | [6] | | EXIT_LOOPBACK_ON_EI | 0x064 | [7] | | DNSTREAM_LINK_NUM[7:0] | 0x064 | [15:8] | | DISABLE_ASPM_L1_TIMER | 0x065 | [0] | | DISABLE_BAR_FILTERING | 0x065 | [1] | | DISABLE_ID_CHECK | 0x065 | [2] | | DISABLE_RX_TC_FILTER | 0x065 | [3] | | DISABLE_RX_POISONED_RESP | 0x065 | [4] | | ENABLE_MSG_ROUTE[10:0] | 0x065 | [15:5] | | ENABLE_RX_TD_ECRC_TRIM | 0x066 | [0] | | TL_RX_RAM_RADDR_LATENCY | 0x066 | [1] | | TL_RX_RAM_RDATA_LATENCY[1:0] | 0x066 | [3:2] | | TL_RX_RAM_WRITE_LATENCY | 0x066 | [4] | Table 3-48: DRP Address Map for PCIE\_2\_1 Library Element Attributes (Cont'd) | Attribute Name | Address<br>drp_daddr[8:0] | Data Bits<br>drp_di[15:0] or<br>drp_do[15:0] | |------------------------------|---------------------------|----------------------------------------------| | TL_TFC_DISABLE | 0x066 | [5] | | TL_TX_CHECKS_DISABLE | 0x066 | [6] | | TL_RBYPASS | 0x066 | [7] | | DISABLE_PPM_FILTER | 0x066 | [8] | | DISABLE_LOCKED_FILTER | 0x066 | [9] | | USE_RID_PINS | 0x066 | [10] | | DISABLE_ERR_MSG | 0x066 | [11] | | PM_MF | 0x066 | [12] | | TL_TX_RAM_RADDR_LATENCY | 0x066 | [13] | | TL_TX_RAM_RDATA_LATENCY[1:0] | 0x066 | [15:14] | | TL_TX_RAM_WRITE_LATENCY | 0x067 | [0] | | VC_CAP_VERSION[3:0] | 0x067 | [4:1] | | VC0_CPL_INFINITE | 0x067 | [5] | | VC0_RX_RAM_LIMIT[12:0] | 0x068 | [12:0] | | VC0_TOTAL_CREDITS_CD[10:0] | 0x069 | [10:0] | | VC0_TOTAL_CREDITS_CH[6:0] | 0x06a | [6:0] | | VC0_TOTAL_CREDITS_NPH[6:0] | 0x06a | [13:7] | | VC0_TOTAL_CREDITS_NPD[10:0] | 0x06b | [10:0] | | VC0_TOTAL_CREDITS_PD[10:0] | 0x06c | [10:0] | | VC0_TOTAL_CREDITS_PH[6:0] | 0x06d | [6:0] | | VC0_TX_LASTPACKET[4:0] | 0x06d | [11:7] | | RECRC_CHK[1:0] | 0x06d | [13:12] | | RECRC_CHK_TRIM | 0x06d | [14] | | TECRC_EP_INV | 0x06d | [15] | | CFG_ECRC_ERR_CPLSTAT[1:0] | 0x06e | [1:0] | | UR_INV_REQ | 0x06e | [2] | | UR_PRS_RESPONSE | 0x06e | [3] | | UR_ATOMIC | 0x06e | [4] | | UR_CFG1 | 0x06e | [5] | | TRN_DW | 0x06e | [6] | | TRN_NP_FC | 0x06e | [7] | | USER_CLK2_DIV2 | 0x06e | [8] | | RP_AUTO_SPD[1:0] | 0x06e | [10:9] | Table 3-48: DRP Address Map for PCIE\_2\_1 Library Element Attributes (Cont'd) | Attribute Name | Address<br>drp_daddr[8:0] | Data Bits<br>drp_di[15:0] or<br>drp_do[15:0] | |--------------------------|---------------------------|----------------------------------------------| | RP_AUTO_SPD_LOOPCNT[4:0] | 0x06e | [15:11] | | TEST_MODE_PIN_CHAR | 0x06f | [0] | | SPARE_BITO | 0x06f | [1] | | SPARE_BIT1 | 0x06f | [2] | | SPARE_BIT2 | 0x06f | [3] | | SPARE_BIT3 | 0x06f | [4] | | SPARE_BIT4 | 0x06f | [5] | | SPARE_BIT5 | 0x06f | [6] | | SPARE_BIT6 | 0x06f | [7] | | SPARE_BIT7 | 0x06f | [8] | | SPARE_BIT8 | 0x06f | [9] | | SPARE_BYTE0[7:0] | 0x070 | [7:0] | | SPARE_BYTE1[7:0] | 0x070 | [15:8] | | SPARE_BYTE2[7:0] | 0x071 | [7:0] | | SPARE_BYTE3[7:0] | 0x071 | [15:8] | | SPARE_WORD0[15:0] | 0x072 | [15:0] | | SPARE_WORD0[31:16] | 0x073 | [15:0] | | SPARE_WORD1[15:0] | 0×074 | [15:0] | | SPARE_WORD1[31:16] | 0x075 | [15:0] | | SPARE_WORD2[15:0] | 0x076 | [15:0] | | SPARE_WORD2[31:16] | 0x077 | [15:0] | | SPARE_WORD3[15:0] | 0x078 | [15:0] | | SPARE_WORD3[31:16] | 0x079 | [15:0] | # **Tandem Configuration** The 7 Series Integrated Block for PCIe solution provides two alternative configuration methods to meet the time requirements indicated within the PCI Express Specification. The PCI Express Specification states that PCI Express ports must be ready to link train within 100 ms of the system power supplies being stable. The two alternative methods for configuration are referred to as Tandem PROM and Tandem PCI Express (PCIe). Both Tandem PROM and Tandem PCIe implement a two stage configuration methodology. In Tandem PROM and Tandem PCIe, the first stage configuration memory cells that are critical to PCI Express operation are loaded through a local PROM. When these cells have been loaded, an FPGA start-up command is sent at the end of the first stage bitstream to the FPGA configuration controller. The partially configured FPGA then becomes active with the first-stage bitstream contents. The first stage containing a fully functional PCI Express port responds to traffic received during PCI Express enumeration while the second stage is loaded into the FPGA. Included inside the first stage bitstream are the PCI Express Hard Block, Gigabit Transceivers, block RAM, clocking resources, FPGA logic, and routing resources required to make the entire PCI Express port functional. The second stage consists of the user-specific application and the remaining clocking and IO resources, which is basically the rest of the FPGA design. The mechanism for loading the second stage bitstream differs between Tandem PROM and Tandem PCIe. ### This section covers: - Supported Devices - Overview of Tandem Tool Flow - Tandem PROM - Tandem PCIe - Using Tandem With a User Application - Tandem Configuration RTL Design - Tandem Configuration Details - Tandem PROM/PCIe Resource Restrictions - Moving the PCIe Reset Pin - Non-Project Flow - Calculating Bitstream Load Time for Tandem # **Supported Devices** The 7 Series Integrated Block for PCIe core and Vivado tool flow support implementations targeting Xilinx reference boards and specific part/package combinations. For the Vivado Design Suite 2013.2 release, Tandem Configuration is production for specific devices and packages only. Tandem Configuration supports the configurations found in Table 3-49. **Table 3-49:** Tandem PROM/PCIe Supported Configurations | HDL | Verilog Only | | | | |--------------------------------|----------------------------------------------------------------------------------------|---------|----------------------|------------| | PCIe Configuration | All configurations (max: X8Gen2) | | | | | Xilinx Reference Board Support | KC705 Evaluation Board for Kintex®-7 FPGA<br>VC707 Evaluation Board for Virtex®-7 FPGA | | | | | | Supported Part/Package Combinations: | | | | | | Part | Package | <b>PCIe Location</b> | Status | | Device Support | XC7K325T | FFG900 | X0Y0 | Production | | Device Support | XC7VX485T | FFG1761 | X1Y0 | Production | | | XC7K160T | FFG676 | X0Y0 | Beta | | | XC7K410T | FFG676 | X0Y0 | Beta | ## **Overview of Tandem Tool Flow** Tandem PROM and Tandem PCIe solutions are only supported in the Vivado Design Suite. The tool flow for both solutions is as follows: - 1. Customize the core by selecting a supported device from Table 3-49, and **Tandem PROM** or **Tandem PCIe** configuration. - 2. Generate the core. - 3. Open the example project, and implement the example design. - 4. Use the IP and XDC from the example project in your project, and instantiate the core. - 5. Synthesize and implement your design. - 6. Generate bit and then prom files. As part of the Tandem flows, certain elements located outside of the PCIe core logic must also be brought up as part of the first stage bitstream. This is implemented using an external Tcl file which is generated during core generation. When running through the project based flow, the Tcl is invoked automatically prior to design optimization (opt\_design). This file is called build\_stage1.tcl and can be found under the IP sources tree in the example design: Additionally, prior to bitstream generation, another Tcl file is invoked to set some bitstream options. This file is called create\_bitstreams.tcl and resides in the same folder as build\_stagel.tcl. This file should be modified to set the proper prom or flash device to store the bitstream. **IMPORTANT:** Modify the create\_bitstreams.tcl and build\_stage1.tcl Tcl scripts only as directed in this document. If the core is re-generated, both of these files will be overwritten. Be sure to back up changes to these files before regenerating the core. ### **Tandem PROM** The Tandem PROM solution splits a bitstream into two parts and both of those parts are loaded from an onboard local configuration memory (typically, any PROM or Flash device). The first part of the bitstream configures the PCI Express portion of the design and the second part configures the rest of the FPGA. Although the design is viewed to have two unique stages, shown in Figure 3-72, the resulting BIT file is monolithic and contains both the first and second stages. Figure 3-72: Tandem PROM Bitstream Load Steps ### **Tandem PROM KC705 Example Tool Flow** This section demonstrates the Vivado tool flow from start to finish when targeting the KC705 reference board. Paths and pointers within this flow description assume the default component name "pcie\_7x\_0" is used. - 1. Create a new Vivado project, and select a supported part/package shown in Table 3-49 to activate the Tandem configuration within the PCIe core customization GUI. - In the Vivado IP catalog, expand Standard Bus Interfaces > PCI Express, and double-click 7 Series Integrated Block for PCI Express to open the Customize IP dialog box. Figure 3-73: Vivado IP Catalog - 3. In the Customize IP dialog box **Basic** tab, ensure the following options are selected: - Silicon Revision: GES and Production. **Note:** Tandem Configuration is only supported on General Engineering Sample and Production silicon. Tandem Configuration: Tandem PROM. Figure 3-74: Tandem PROM - 4. Perform additional PCIe customizations, and click **OK** to generate the core. - 5. Click **Generate** when asked about which Output Products to create. - 6. In the Sources tab, right-click the core, and select **Open IP Example Design**. A new instance of Vivado is created and the example design is automatically loaded into the Vivado Integrated Design Environment. 7. Run Synthesis/Implementation. Click **Run Implementation** in the Flow Navigator. Select **OK** to run through synthesis first. The design runs through the complete tool flow and the result is a fully routed design that supports Tandem PROM. 8. Setup PROM/Flash settings. Set the appropriate settings to correctly generate a bitstream for a PROM or Flash device. For more information, see Programming the Device, page 176. #### 9. Generate the bitstream. After Synthesis and Implementation is complete, click **Generate Bitstream** in the Flow Navigator. A bitstream supporting Tandem configuration is generated in the runs directory, for example: ./pcie\_7x\_0\_example.runs/impl/xilinx\_pcie\_2\_1\_ep\_7x.bit. **Note:** You have the option of creating the first and second stage bitstreams independently. This flow allows you to control the loading of each stage through the JTAG interface. Here are the commands required to generate the bitstreams. This command can be edited in the create\_bitstreams.tcl file, or can be added to a Tcl script file and included as a tcl.pre file for the Write Bitstream step. The latter can be done through the Bitstream Settings dialog box under the "tcl.pre" setting. ``` set_property bitstream.config.tandem_writebitstream separate [current_design] ``` The resulting bit files created are named xilinx\_pcie\_2\_1\_ep\_7x\_tandem1.bit and xilinx\_pcie\_2\_1\_ep\_7x\_tandem2.bit. #### 10. Generate the PROM file. Run the following command at the command line to create a PROM file supported on the KC705 development board. ``` promgen -w -p mcs -spi -u 0x0 xilinx_pcie_2_1_ep_7x.bit ``` ## **Tandem PROM Summary** By using Tandem PROM, you can significantly reduce the amount of time required to configure the PCIe portion of a 7 series FPGA design. The 7 Series Integrated Block for PCI Express core manages many design details, allowing you to focus your attention on the user application. ### **Tandem PCIe** In the first stage, only the configuration memory cells that are critical to PCI Express operation are loaded from the PROM. After the first stage bitstream is loaded, the PCI Express port is capable of responding to enumeration traffic. Subsequently, the second stage of the bitstream is transmitted through the PCI Express link. Figure 3-75 illustrates the bitstream loading flow. Figure 3-75: Tandem PCIe Bitstream Load Steps Tandem PCIe is similar to the standard model used today in terms of tool flow and bitstream generation. Two bitstreams are produced when running bitstream generation. One BIT file representing the first stage is downloaded into the PROM while the other BIT file representing the user application (the second stage) configures the remainder of the FPGA using the Internal Access Configuration Port (ICAP). **Note:** Field updates of the second stage bitstream, that is, multiple user application images for an unchanging first stage bitstream, require partial reconfiguration, which is not yet a supported flow. ### Tandem PCIe KC705 Example Tool Flow This section demonstrates the Vivado tool flow from start to finish when targeting the KC705 reference board. Paths and pointers within this flow description assume the default component name $pcie_7x_0$ is used. - 1. When creating a new Vivado project, select a supported part/package shown in Table 3-49 to enable the target Tandem PCIe within the core customization GUI. - 2. In the Vivado IP catalog, expand **Standard Bus Interfaces** > **PCI Express**, and double-click **7 Series Integrated Block for PCI Express** to open the Customize IP dialog box. Figure 3-76: Vivado IP Catalog - 3. In the Customize IP dialog box **Basic** tab, ensure the following options are selected: - Silicon Revision: **GES and Production**. **Note:** Tandem Configuration is only supported on General Engineering Sample and Production silicon. Tandem Configuration: Tandem PCIe. Figure 3-77: Tandem PCIe - 4. Select the correct Tandem PCIe memory aperture in the **BAR** tab: - Select BAR0. **Note:** The Fast PCIe Configuration (FPC) module assumes the second stage bitstream is received on BARO. Size Unit: 128 Bytes Memory. Figure 3-78: BARs - 5. The example design software attaches to the device through the Vendor ID and Device ID. The Vendor ID must be 16 'h10EE and the Device ID must be 16 'h7024. In the **ID** tab, set: - Vendor ID: 10EE. - Device ID: 7024. Figure 3-79: IDs 6. Perform additional PCIe customizations, and select **OK** to generate the core. After core generation, the core hierarchy is available in the Sources tab in the Vivado Integrated Design Environment. 7. In the Sources tab, right-click the core, and select **Open IP Example Design**. A new instance of Vivado is created and the example design project is automatically loaded into the Vivado Interactive Design Environment. 8. Run Synthesis/Implementation. Click **Run Implementation** in the Flow Navigator. Select **OK** to run through synthesis first. The design runs through the complete tool flow, and the end result is a fully routed design supporting Tandem PCIe. 9. Setup PROM/Flash settings. Set the appropriate settings to correctly generate a bitstream for a PROM or Flash device. For more information, see Programming the Device, page 176. 10. Generate the bitstream. After Synthesis and Implementation are complete, click **Generate Bitstream** in the Flow Navigator. The following four files are created and placed in the runs directory: ``` xilinx_pcie_2_1_ep_7x_tandem1.bit| xilinx_pcie_2_1_ep_7x_tandem2.bit| xilinx_pcie_2_1_ep_7x_tandem1.bin| xilinx_pcie_2_1_ep_7x_tandem2.bin ``` **Note:** The .bit files allow you to control the loading of each stage through the JTAG interface. The second stage .bin file is 32-bit word aligned and should be used to load the second stage configuration through the PCIe interface. 11. Generate the PROM file for the first stage. Run the following command on the command line to create a PROM file supported on the KC705 development board. ``` promgen -w -p mcs -spi -u 0x0 xilinx_pcie_3_0_ep_7x_tandem1.bit ``` ## **Loading The Second Stage Through PCI Express** An example kernel mode driver and user space application is provided with the IP. For information on retrieving the software and documentation, see AR 51950: <a href="https://www.xilinx.com/support/answers/51950.htm">www.xilinx.com/support/answers/51950.htm</a>. # **Tandem PCIe Summary** By using Tandem PCIe, you can significantly reduce the amount of time required for configuration of the PCIe portion of a 7 series design, and can reduce the bitstream flash storage requirements. The 7 Series Integrated Block for PCI Express core manages many design details, allowing you to focus your attention on the user application. # **Using Tandem With a User Application** There are two methods available to apply the Tandem flow to a user design. The first method is to use the example design that comes with the core. The second method is to import the PCIe IP into an existing design and change the hierarchy of the design if required. Regardless of which method you use, the PCIe example design should be created to get the example clocking structure, timing constraints, and physical block (Pblock) constraints needed for the Tandem solution. ### Method 1 – Using the Existing PCI Express Example Design This is the simplest method in terms of what must be done with the PCI Express core, but may not be feasible for all users. If this approach meets your design structure needs, follow these steps. 1. Create the example design. Generate the example design as described in the Tandem PROM KC705 Example Tool Flow and Tandem PCIe KC705 Example Tool Flow. 2. Insert the user application. Replace the PIO example design with the user design. It is recommended that the global and top-level elements, such as I/O and global clocking, be inserted to the top-level design. 3. Update create\_bitstreams.tcl. This file must be updated with the correct information for the configuration device that is used. This file is called automatically during bitstream generation because the core has been marked as a Tandem flow. This file can be found in the following directory: ject\_name>/ject\_name>.srcs/sources\_1/ip/<component\_name>/<component \_name>/ source 4. Implement the design as normal. ## Method 2 - Migrating the PCIe Design into a New Vivado Project In cases where it is not possible to use method one above, the following steps should be followed to use the PCIe core and the desired Tandem flow (PROM or PCIe) in a new project. The example project has many of the required RTL and scripts that must be migrated into the user design. 1. Create the example design. Generate the example design as described in the Tandem PROM KC705 Example Tool Flow and Tandem PCIe KC705 Example Tool Flow. 2. Migrate the clock module. The pipe\_clock\_i clock module is instantiated in the top level of the example design. This clock module should be migrated to the user design to provide the necessary PCIe clocks. **Note:** These clocks can be used in other parts of the user design if desired. 3. Migrate the top-level constraint. The example Xilinx design constraints (XDC) file contains timing constraints, location constraints and Pblock constraints for the PCIe core. All of these constraints (other than the I/O location and I/O standard constraints) need to be migrated to the user design. Several of the constraints contain hierarchical references that require updating if the hierarchy of the design is different than the example design. For example, the max delay and false path constraints need an update to match the <path> to the design hierarchy to the PCIe core, such as: ``` set_max_delay -from [get_ports sys_rst_n] -to [get_pins <path>/inst/inst/ sys_rst_n_int_reg/D] 3 set_false_path -from [get_pins <path>/inst/inst/sys_rst_n_int_reg/C] ``` 4. Migrate the top-level Pblock constraint. The following constraint is easy to miss so it is called out specifically in this step. The Pblock constraint should point to the top level of the PCIe core. ``` add_cells_to_pblock [get_pblocks main_pblock_boot] [get_cells -quiet [<path>]] ``` **IMPORTANT:** Do not make any changes to the physical constraints defined in the XDC file because the constraints are device dependent. 5. Add the Tandem PCIe IP to the Vivado project. Click **Add Sources** in the Flow Navigator. In the Add Source wizard, select **Add Existing IP** and then browse to the XCI file that was used to create the Tandem PCIe example design. 6. Update build\_stage1.tcl. After the IP has been imported into the new project, the build\_stage1.tcl must be modified with the new hierarchy to the top level of the PCIe core. This file is called during the opt\_design stage because the PCIe core is generated with one of the Tandem modes enabled. This file is found in the following directory: An example of the changes follows: ``` lappend fb_signals {<path>/pipe_pclk_in} lappend fb_signals {<path>/pipe_dclk_in} lappend fb_signals {<path>/pipe_userclk1_in} lappend fb_signals {<path>/pipe_userclk2_in} lappend fb_signals {<path>/pipe_rxusrclk_in} lappend fb_signals {<path>/pipe_mmcm_lock_in} lappend fb_signals {<path>/pipe_mmcm_lock_in} lappend fb_signals {<path>/pipe_oobclk_in} lappend fb_signals {<path>/sys_clk} lappend fb_signals {<path>/sys_rst_n} lappend fb_signals {<path>/sys_rst_n} ``` 7. **Update** create\_bitstreams.tcl. This file must be updated with the correct information for the configuration device that is used. This file is called during bitstream generation because the core is marked as a Tandem flow. This file is found in the following directory: 8. Implement the design as normal. # **Tandem Configuration RTL Design** Tandem Configuration requires slight modifications from the non-tandem PCI Express product. This section indicates the additional logic integrated within the core and the additional responsibilities of the user application to implement a Tandem PROM solution. ### **MUXing Critical Inputs** Certain input ports to the core are multiplexed so that they are disabled during the second stage configuration process. These MUXes are located in the top-level core file and are controlled by the user\_app\_rdy signal. These inputs are held in a deasserted state while the second stage bitstream is loaded. This masks off any unwanted glitching due to the absence of second stage drivers and keeps the PCIe core in a valid state. When user\_app\_rdy is asserted, the MUXes are switched, and all interface signals behave as described in this document. ## **Tandem Completer** In addition to receiving configuration request packets, the PCI Express endpoint might receive TLP requests that are not processed within the PCI Express Hardblock. Typical TLP requests received are Vendor Defined Messages and Read Requests. To avoid a lockup scenario within the PCI Express IP, TLP requests must be drained from the core to allow Configuration requests to be completed successfully. A completer module is implemented when a Tandem mode is selected to process these packets. A Tandem Fast PCIe Configuration (FPC) module is implemented to process these packets. All read requests are expected to be 1DW and a CPLD is returned with a payload of 32 'h0. All Vendor Defined Message requests are purged from the cores receive buffer and no further processing is performed. Each Memory Write request targeting BAR1 is processed by the FPC and assumed to be second stage bitstream data. The payload is forwarded to the ICAP. After the second stage bitstream is loaded and user\_app\_rdy asserted, the Tandem FPC module becomes inactive. # **Tandem Configuration Logic** The core and example design contain ports (signals) specific to Tandem Configuration. These signals provide handshaking between the first stage (the core) and the second stage (user logic). Handshaking is necessary for interaction between the core and the user logic. Table 3-50 defines the handshaking ports on the core. **Table 3-50:** Handshaking Ports | Name | Direction | Polarity | Description | |--------------|-----------|-------------|--------------------------------------------------------------------------------------------------------| | user_app_rdy | Output | Active-High | Identifies when the switch to stage two user logic is complete. | | user_reset | Output | Active-High | Can be used to reset PCIe interfacing logic when the PCIe core is reset. Synchronized with user_clock. | | user_clock | Output | N/A | Clock to be used by PCIe interfacing logic. | | user_lnk_up | Output | Active-High | Identifies that the PCI Express core is linked up with a host device. | These signals can coordinate events in the user application, such as the release of output 3-state buffers described in Tandem Configuration Details. Here is some additional information about these signals: - user\_clk is simply the main internal clock for the PCIe IP core. Use this clock to synchronize any user logic that communicates directly with the core. - user\_reset can likewise be used to reset any logic that communicates with the core when the core itself is reset. - user\_app\_rdy is related to user\_reset. user\_reset is issued first, and user\_app\_rdy asserts 2 to 12 clock cycles after user\_reset deasserts. The delay ensures that user\_app\_rdy is not asserted in the middle of a PCIe transaction. - user\_lnk\_up, as the name implies, indicates that the PCIe core is currently running with an established link. In addition to these interface signals, the PCIe IP module interface replicates the ports for the ICAP (Tandem PCIe only) and STARTUP blocks, as these blocks are instantiated within the IP core. Look for the icap\_\* and startup\_\* ports to connect any user application to these blocks. The only requirement is that the user application must not access these ports until user app rdy has been asserted, meaning the design is fully operational. ## **User Application Handshake** An internal completion event must exist within the FPGA for Tandem solutions to perform the hand-off between core control of the PCI Express Block and the user application. MUXing Critical Inputs explains why this handoff mechanism is required. The Tandem solution uses the STARTUP block and the dedicated EOS (End Of Startup) signal to detect the completion of stage two programming and then switch control of the PCI Express Block to the user application. When this switch occurs, user\_app\_rdy is asserted. If the STARTUP block is required for other functionality within your design, connect to this primitive through the PCIe IP instantiation. The 13 ports of the STARTUPE2 primitive are available through the startup\_\* ports on the IP (Tandem PROM and Tandem PCIe). The same is true for the five ports of the ICAPE2 primitive, whose ports are named icap\_\* (Tandem PCIe only). # **Tandem Configuration Details** ### I/O Behavior For each I/O that is required for the first stage of a Tandem Configuration design transceiver, the entire bank in which that I/O resides must be configured in the first stage bitstream. For PCI Express, the only signal needed in the first stage is the <code>sys\_rst\_n</code> input port. Therefore, any second stage I/O in the same I/O bank as <code>sys\_rst\_n</code> port is also configured with the first stage. Any pins in the same I/O bank as <code>sys\_rst\_n</code> are unconnected internally, so output pins demonstrate unknown behavior until their internal connections are completed by second stage configuration. Also, components requiring initialization for second stage functionality should not be placed in these I/O banks unless these components are reset by the <code>user\_reset</code> signal from PCI Express. If output pins must reside in the same bank as the <code>sys\_rst\_n</code> pin and their value cannot float prior to stage two completion, the following approach can be taken. Use an OBUFT that is held in 3-state between stage one completion (when the output becomes active) and stage two completion (when the driver logic becomes active). The <code>user\_app\_rdy</code> signal can be used to control the enable pin, releasing that output when the handshake events complete. **TIP:** In your top level design, infer or instantiate an OBUFT. Control the enable (port named T) with $user\_app\_rdy$ – watch the polarity! ``` OBUFT test_out_obuf (.O(test_out), .I(test_internal), .T(!user_app_rdy)); ``` In build\_stage1.tcl, these I/Os must be added to Pblocks identified as being part of the first stage, as they reside in first stage banks. This ensures that the user\_app\_rdy connection from the PCIe IP block is active after stage one, actively holding the enable while stage two loads. It is recommended that they be grouped together in their own Pblock. The following is an example for an output port named test\_out\_obuf. - # Create a new Pblock create\_pblock IO\_pblock - # Range the Pblock to just the I/O to be targeted. - # These XY coordinates can be found by calling get\_sites on the requested I/O. resize\_pblock -add {IOB\_X0Y49:IOB\_X0Y49} [get\_pblocks IO\_pblock] - # Add components and routes to first stage external Pblock add\_cells\_to\_pblock [get\_pblocks IO\_pblock] [get\_cells test\_out\_obuf] - # Add this Pblock to the set of Pblocks to be included in the first stage bitstream. - # This ensures the route for user\_app\_rdy is included in stage one. set\_property BOOT\_BLOCK 1 [get\_pblocks IO\_pblock] ## **Configuration Pin Behavior** The DONE pin indicates completion of configuration with standard approaches. DONE is also used for Tandem Configuration, but in a slightly different manner. DONE pulses high at the end of the first stage, when the start-up sequences are run; it pulls high and stays high at the end of the second stage of configuration. ## **Configuration Persist (Tandem PROM Only)** Configuration Persist is required in Tandem PROM configuration. Dual purpose I/O used for first and second stage configuration cannot be re-purposed as user I/O after second stage configuration is complete. **IMPORTANT:** Do not remove the BITSTREAM.CONFIG.PERSIST from the constraints set, but do ensure it is set to the appropriate configuration mode (for example, BPI16). ### **PROM Selection** Configuration PROMs have no specific requirements unique to Tandem Configuration. However, to meet the 100 ms specification, you must select a PROM that meets the following three criteria: - 1. Supported by Xilinx configuration. - 2. Sized appropriately for both first and second stages; that is, the PROM must be able to contain the entire bitstream. - For Tandem PROM, both first and second stages are stored here; this bitstream is slightly larger (4-5%) than a standard bitstream. - For Tandem PCIe, the bitstream size is typically about 15-20% of a standard bitstream, but varies from design to design. - 3. Meets the configuration time requirement for PCI Express based on the first-stage bitstream size and the calculations for the bitstream loading time. See Calculating Bitstream Load Time for Tandem. See the 7 Series FPGAs Configuration User Guide (UG470) [Ref 7] for a list of supported PROMs and device bitstream sizes. ## **Programming the Device** There are no special considerations for programming Tandem bitstreams versus standard bitstreams into a PROM. You can program a Tandem bitstream using all standard programming methods, such as JTAG, Slave and Master SelectMAP, SPI, and BPI. Regardless of the programming method used, the DONE pin is asserted after the first stage is loaded and operation begins. To prepare for SPI or BPI flash programming, the appropriate settings must be enabled prior to bitstream generation. This is done within the <code>create\_bitstreams.tcl</code> script. Modify the existing (commented) options to meet your board and flash programming requirements. Here are examples for Tandem PROM: ``` set_property BITSTREAM.CONFIG.CONFIGRATE 3 [current_design] # This can vary up to 66MHz set_property BITSTREAM.CONFIG.PERSIST BPI16 [current_design] # Set this option to match your flash device requirements set_property BITSTREAM.CONFIG.TANDEM_DEASSERT_PERSIST yes [current_design] # This removes the persist setting after stage two completes ``` Both internally generated CCLK and externally provided EMCCLK are supported for SPI and BPI programming. EMCCLK can be used to provide faster configuration rates due to tighter tolerances on the configuration clock. See the 7 Series FPGAs Configuration User Guide (UG470) [Ref 7] for details on the use of EMCCLK with the Design Suite. For more information on configuration in the Vivado Design Suite, see the *Vivado Design Suite User Guide: Programming and Debugging (UG908)* [Ref 15]. # **Tandem PROM/PCIe Resource Restrictions** The PCIe IP must not be reset after the second stage loads. As a result, first stage and second stage logic cannot reside within the same configuration frames. Configuration frames used by the PCIe IP consist of serial transceivers, I/O, FPGA logic, block RAM, or Clocking, and they (vertically) span a single clock region. The resource restrictions are as follows: - The PCIe IP uses a single MMCM and associated BUFGs to generate the required clocks. Unused resources within these frames are not available to the user application (second stage). Additional resources within the clocking frame are the PLL, Phaser, and INOUT FIFO. - A GT quad contains four serial transceivers. In a X1 or X2 designs, the entire GT quad is consumed and the unused serial transceivers are not available to the user application. Current implementations require that two GT quads be consumed regardless of the link width configuration. - DCI Cascading between a first stage I/O bank and a second stage I/O bank is not supported. # Moving the PCIe Reset Pin In general, to achieve the best (smallest) first-stage bitstream size, you should consider the location for any I/Os that are intended to be configured in the first stage. I/Os that are physically placed a long distance from the core cause extra configuration frames to be included in the first stage. This is due to extra routing resources that are required to include these I/Os in the first stage. If a Xilinx development board such as the KC705 or VC707 is selected, the PCIe reset signal (sys\_rst\_n) is assigned to the correct location on that board. If you are targeting your own board, a default value is assigned, and you must add or adjust the constraints from the example design to match your board requirements. In addition to the normal pin location constraint, a Pblock must match that physical resource in the device so that the port can be included in the first stage bitstream. Here is an example, showing a move with the 7K325T-FFG900. The default location is pin G25, which is the location needed for the KC705. To move this port to, for example, M24, make the following adjustments. In the design XDC file, move the location constraint itself. ``` set_property LOC M24 [get_ports sys_rst_n] ``` In the Vivado Tcl Console or command prompt, type this command: ``` get_sites M24 ``` This returns the internal alias of the site: IOB\_X0Y154. Use this information to update the Pblock range found in build\_stage1.tcl. This value is required for the range for the \$rst\_pblock\_name entry: ``` resize_pblock -add {IOB_X0Y154:IOB_X0Y154} [get_pblocks $rst_pblock_name] ``` # **Non-Project Flow** In a non-project environment, the same basic approach as the project environment is used, but the individual steps for synthesis and implementation are executed directly through Tcl. First, create the IP using the IP Catalog as shown in the Tandem PCIe KC705 Example Tool Flow. One of the results of core generation is an .xci file, which is a listing of all the core details. This file is used to regenerate all the required design sources. The following is a sample flow in a non-project environment: 1. Read in design sources, either the example design or your design. ``` read_verilog <verilog_sources> read_vhdl <vhdl_sources> read_xdc <xdc_sources> ``` 2. Define the target device. ``` set_property PART <part> [current_project] ``` **Note:** Even though this is a non-project flow, there is an implied project behind the scenes. This must be done to establish an explicit device before the IP is read in. 3. Read in the PCIe IP. ``` read_ip pcie_7x_0.xci ``` 4. Synthesize the design. This step generates the IP sources from the .xci input. ``` synth_design -top <top_level> ``` - 5. If any modifications are required for the build\_stage1.tcl or create\_bitstreams.tcl sources, make them now. These files are re-written during core generation. - 6. Implement the design. build\_stage1.tcl is called automatically prior to opt\_design. ``` opt_design place_design route_design ``` 7. Generate the bit files. create\_bitstreams.tcl is called automatically. For Tandem PCIe, the file name receives \_tandem1 and \_tandem2 to differentiate the two stages. The -bin\_file option is only needed for Tandem PCIe, and the -raw\_bitfile option is used to see absolute bitstream size information. ``` write_bitstream -bin_file -raw_bitfile <file>.bit ``` # **Calculating Bitstream Load Time for Tandem** The configuration loading time is a function of the configuration clock frequency and precision, data width of the configuration interface, and bitstream size. The calculation is broken down into three steps: 1. Calculate the minimum clock frequency based on the nominal clock frequency and subtract any variation from the nominal. ``` Minimum Clock Frequency = Nominal Clock - Clock Variation ``` 2. Calculate the minimum PROM bandwidth, which is a function of the data bus width, clock frequency, and PROM type. The PROM bandwidth is the minimum clock frequency multiplied by the bus width. ``` PROM Bandwidth = Minimum Clock Frequency * Bus Width ``` 3. Calculate the first-stage bitstream loading time, which is the minimum PROM bandwidth from step 2, divided by the first-stage bitstream size as reported by write\_bitstream. ``` First Stage Load Time = (PROM Bandwidth) / (First Stage Bitstream Size) ``` The first stage bitstream size, reported by write\_bitstream, can be read directly from the terminal or from the log file. The following is a snippet from the write\_bitstream log showing the bitstream size for the first stage: ``` Creating bitstream... Tandem stage1 bitstream contains 13852352 bits. Tandem stage2 bitstream contains 77690816 bits. Writing bitstream ./xilinx_pcie_2_1_ep_7x.bit... ``` ### **Known Issue** The values shown in the log files represent the number of programming bits for the configuration frames in each stage, but they do not represent the complete size of each [part of] the bitstream. The complete size includes header, footer, frame addresses and other information not considered in the log file numbers. The log file will be updated in a future release to accurately reflect the total size of each bitstream. ### Workaround To obtain the actual size of the bitstreams, examine the raw bit files (.rbt). These are generated by setting the -raw\_bitfile option for write\_bitstream. The header of this ASCII file looks like this: ``` Xilinx ASCII Bitstream Created by Bitstream 2013.2 Design name: xilinx_pcie_2_1_ep_7x;UserID=0XFFFFFFFF Architecture:kintex7 Part: 7k325tffg900 Date: Thu May 30 10:52:27 2013 Bits: 15964480 ``` This final value can be used to calculate bitstream storage requirements and first stage bitstream delivery time. For Tandem PCIe, two bitstreams are generated automatically, so looking at the header of the <design>\_tandem1.rbt file provides the needed information. For Tandem PROM, a separate pair of.rbt files must be created to obtain this data. This is done by modifying the writebitstream property in create\_bitstreams.tcl as follows: ``` set_property bitstream.config.tandem_writebitstream separate [current_design] ``` Change the value of this property from "separate" back to "combined" to generate the single Tandem bitstream for PROM programming. ## Example 1 The configuration for Example 1 is: - QSPI (x4) operating at 66 MHz ± 200 ppm - First stage size = 12003648 bits The steps to calculate the configuration loading time are: 1. Calculate the minimum clock frequency: 2. Calculate the minimum PROM bandwidth: ``` 4 bits * 65.98 MHz = 263.92 Mb/s ``` 3. Calculate the first-stage bitstream loading time: ``` 12.004 \text{ Mb} / 263.92 \text{ Mb/s} = \sim 0.0455 \text{ s or } 45.5 \text{ ms} ``` #### Example 2 The configuration for Example 2 is: - BPI (x16) Synchronous mode, operating at 50 MHz ± 100 ppm - First Stage size = 12003648 bits The steps to calculate the configuration loading time are: 1. Calculate the minimum clock frequency: 2. Calculate the minimum PROM bandwidth: 3. Calculate the first-stage bitstream loading time: $$12.004 \text{ (Mb)} / 799.92 \text{ (Mb/s)} = ~0.015 \text{ s or } 15 \text{ ms}$$ ### **Using Bitstream Compression** Minimizing the first stage bitstream size is the ultimate goal of Tandem Configuration, and the use of bitstream compression aids in this effort. This option uses a multi-frame write technique to reduce the size of the bitstream and therefore the configuration time required. The amount of compression varies from design to design. To enable bitstream compression, add this property to the create\_bitstreams.tcl script: ``` set_property BITSTREAM.GENERAL.COMPRESS TRUE [current_design] ``` **Note:** The bitstream size numbers in the write\_bitstream log is not affected, because the number of configuration frames in each stage does not change. Use the raw BIT file option to examine the header information in the.rbt files and examine the effect of compression. #### Other Bitstream Load Time Considerations Bitstream configuration times can also be affected by: - Power supply ramp times, including any delays due to regulators - T<sub>POR</sub> (power on reset) Power-supply ramp times are design-dependent. Take care to not design in large ramp times or delays. The FPGA power supplies that must be provided to begin FPGA configuration are listed in 7 Series FPGAs Configuration User Guide (UG470) [Ref 7]. 7 series FPGAs have introduced a fast T<sub>POR</sub> ramp mechanism. For more information, see the *Virtex-7 FPGAs Data Sheet: DC and Switching Characteristics (DS183)* [Ref 6]. In many cases, the FPGA power supplies can ramp up simultaneously or even slightly before the system power supply. In these cases, the design gains timing margin because the 100 ms does not start counting until the system supplies are stable. Again, this is design-dependent. Systems should be characterized to determine the relationship between FPGA supplies and system supplies. T<sub>POR</sub> is 50 ms for standard power ramp rates, and 35 ms for fast ramp rates for 7 series devices. See *Virtex-7 FPGAs Data Sheet: DC and AC Switching Characteristics (DS183)* [Ref 6] and *Kintex-7 FPGAs Data Sheet: DC and AC Switching Characteristics (DS182)* [Ref 5]. Consider two cases for Example 1 (QSPI [x4] operating at 66 MHz ± 200 ppm) from Calculating Bitstream Load Time for Tandem: - Case 1: Without ATX Supply - Case 2: With ATX Supply Assume that the FPGA power supplies ramp to a stable level (2 ms) after the 3.3V and 12V system power supplies. This time difference is called $T_{FPGA\_PWR}$ . In this case, because the FPGA supplies ramp after the system supplies, the power supply ramp time takes away from the 100 ms margin. The equations to test are: ``` T_{POR} + Bitstream Load Time + T_{FPGA\ PWR} < 100 ms for non-ATX ``` $T_{POR}$ + Bitstream Load Time + $T_{FPGA\ PWR}$ - 100 ms < 100 ms for ATX #### Case 1: Without ATX Supply Because there is no ATX supply, the 100 ms begins counting when the 3.3V and 12 V system supplies reach within 9% and 8% of their nominal voltages, respectively (see the *PCI Express Card Electromechanical Specification* [Ref 2]). ``` 50 ms (T_{POR}) + 45.5 ms (bitstream time) + 2 ms (ramp time) = 97.5 ms 97.5 ms < 100 ms PCIe standard (okay) ``` In this case, the margin is 2.5 ms. #### Case 2: With ATX Supply ATX supplies provide a PWR\_OK signal that indicates when system power supplies are stable. This signal is asserted at least 100 ms after actual supplies are stable. Thus, this extra 100 ms can be added to the timing margin. ``` 50 ms (T_{POR}) + 45.5 ms (bitstream time) + 2 ms (ramp time) - 100 ms = -2 ms -2.5 ms < 100 ms PCIe standard (okay) ``` In this case, the margin is 102.5 ms. #### Sample Bitstream Sizes The final size of the first stage bitstream varies based on many factors, including: - **IP**: The size and shape of the first-stage Pblocks determine the number of frames required for stage one. - **Device**: Wider devices require more routing frames to connect the IP to clocking and configuration resources. - **Design**: Location of the reset pin is one of many factors introduced by the addition of the user application. - **Variant**: Tandem PCIe is a bit larger than Tandem PROM due to the inclusion of the 32-bit connection to the ICAP. - **Compression**: As the device utilization increases, the effectiveness of compression decreases. As a baseline, here are some sample bitstream sizes and configuration times for the example (PIO) design generated along with the PCIe IP. | Device | Variant | Full Bitstream | Full: BPI16<br>at 50 MHz | Tandem Stage<br>One | Tandem: BPI16<br>at 50 MHz | |---------------|-------------|----------------|--------------------------|---------------------|----------------------------| | 7K325T | Tandem PROM | 87.3 Mb | 109.1 ms | 15.2 Mb | 19.0 ms | | 783231 | Tandem PCIe | 87.3 Mb | 109.1 ms | 21.4 Mb | 26.8 ms | | 7VX485T | Tandem PROM | 154.7 Mb | 193.3 ms | 25.3 Mb | 31.7 ms | | / ۷ ۸ 4 8 5 1 | Tandem PCIe | 154.7 Mb | 193.3 ms | 32.4 Mb | 40.5 ms | Table 3-51: Example Bitstream Sized and Configuration Times (1) #### **Notes:** 1. The configuration times shown here do not include $T_{POR}$ . # **Clocking** The Integrated Block input system clock signal is called <code>sys\_clk</code>. The core requires a 100 MHz, 125 MHz, or 250 MHz clock input. The clock frequency used must match the clock frequency selection in the Vivado IP catalog. In a typical PCI Express solution, the PCI Express reference clock is a Spread Spectrum Clock (SSC), provided at 100 MHz. In most commercial PCI Express systems, SSC cannot be disabled. For more information regarding SSC and PCI Express, see section 4.3.1.1.1 of the PCI Express Base Specification [Ref 2]. # Synchronous and Non-Synchronous Clocking There are two ways to clock the PCI Express system: - Using synchronous clocking, where a shared clock source is used for all devices. - Using non-synchronous clocking, where each device has its own clock source. ASPM must not be used in systems with non-synchronous clocking. When this mode is used, set the PCIE\_ASYNC\_EN to TRUE. Refer the Answer Record 52400 for more details: www.xilinx.com/support/answers/52400.html. **RECOMMENDED:** Use synchronous clocking when using the core. All add-in card designs must use synchronous clocking due to the characteristics of the provided reference clock. For devices using the Slot clock, the "Slot Clock Configuration" setting in the Link Status Register must be enabled in the Vivado™ IP catalog. See the 7 Series FPGAs GTX Transceivers User Guide (UG476) and device data sheet for additional information regarding reference clock requirements. For synchronous clocked systems, each link partner device shares the same clock source. Figure 3-80 and Figure 3-82 show a system using a 100 MHz reference clock. When using the 125 MHz or the 250 MHz reference clock option, an external PLL must be used to do a multiply of 5/4 and 5/2 to convert the 100 MHz clock to 125 MHz and 250 MHz, respectively, as illustrated in Figure 3-81 and Figure 3-83. Further, even if the device is part of an embedded system, if the system uses commercial PCI Express root complexes or switches along with typical motherboard clocking schemes, synchronous clocking should still be used as shown in Figure 3-80 and Figure 3-81. Figure 3-80 through Figure 3-83 illustrate high-level representations of the board layouts. Designers must ensure that proper coupling, termination, and so forth are used when laying out the board. Figure 3-80: Embedded System Using 100 MHz Reference Clock Figure 3-81: Embedded System Using 125/250 MHz Reference Clock Figure 3-82: Open System Add-In Card Using 100 MHz Reference Clock Figure 3-83: Open System Add-In Card Using 125/250 MHz Reference Clock # Resets The 7 Series FPGAs Integrated Block for PCI Express core uses <code>sys\_rst\_n</code> to reset the system, an asynchronous, active-High reset signal asserted during the PCI Express Fundamental Reset. Asserting this signal causes a hard reset of the entire core, including the GTX transceivers. After the reset is released, the core attempts to link train and resume normal operation. In a typical Endpoint application, for example, an add-in card, a sideband reset signal is normally present and should be connected to <code>sys\_rst\_n</code>. For Endpoint applications that do not have a sideband system reset signal, the initial hardware reset should be generated locally. Three reset events can occur in PCI Express: - **Cold Reset**. A Fundamental Reset that occurs at the application of power. The signal sys\_rst\_n is asserted to cause the cold reset of the core. - Warm Reset. A Fundamental Reset triggered by hardware without the removal and re-application of power. The sys\_rst\_n signal is asserted to cause the warm reset to the core. - **Hot Reset**: In-band propagation of a reset across the PCI Express Link through the protocol. In this case, <code>sys\_rst\_n</code> is not used. In the case of Hot Reset, the <code>received\_hot\_reset</code> signal is asserted to indicate the source of the reset. The User Application interface of the core has an output signal called user\_reset\_out. This signal is deasserted synchronously with respect to user\_clk\_out. Signal user\_reset\_out is asserted as a result of any of these conditions: - **Fundamental Reset**: Occurs (cold or warm) due to assertion of sys\_rst\_n. - **PLL within the Core Wrapper**: Loses lock, indicating an issue with the stability of the clock input. - Loss of Transceiver PLL Lock: Any transceiver loses lock, indicating an issue with the PCI Express Link. The user\_reset\_out signal deasserts synchronously with user\_clk\_out after all of the above conditions are resolved, allowing the core to attempt to train and resume normal operation. **IMPORTANT:** Systems designed to the PCI Express electro-mechanical specification provide a sideband reset signal, which uses 3.3V signaling levels—see the FPGA device data sheet to understand the requirements for interfacing to such signals. # **Protocol Layers** The functions of the protocol layers, as defined by the *PCI Express Base Specification* [Ref 2], include generation and processing of Transaction Layer Packets (TLPs), flow control management, initialization, power management, data protection, error checking and retry, physical link interface initialization, maintenance and status tracking, serialization, deserialization, and other circuitry for interface operation. Each layer is defined in the next subsections. ## **Transaction Layer** The Transaction Layer is the upper layer of the PCI Express architecture, and its primary function is to accept, buffer, and disseminate Transaction Layer packets or TLPs. TLPs communicate information through the use of memory, I/O, configuration, and message transactions. To maximize the efficiency of communication between devices, the Transaction Layer enforces PCI compliant Transaction ordering rules and manages TLP buffer space via credit-based flow control. # **Data Link Layer** The Data Link Layer acts as an intermediate stage between the Transaction Layer and the Physical Layer. Its primary responsibility is to provide a reliable mechanism for the exchange of TLPs between two components on a link. Services provided by the Data Link Layer include data exchange (TLPs), error detection and recovery, initialization services and the generation and consumption of Data Link Layer Packets (DLLPs). DLLPs are used to transfer information between Data Link Layers of two directly connected components on the link. DLLPs convey information such as Power Management, Flow Control, and TLP acknowledgments. # **Physical Layer** The Physical Layer interfaces the Data Link Layer with signalling technology for link data interchange, and is subdivided into the Logical sub-block and the Electrical sub-block. - The Logical sub-block frames and deframes TLPs and DLLPs. It also implements the Link Training and Status State machine (LTSSM), which handles link initialization, training, and maintenance. Scrambling, descrambling, and 8B/10B encoding and decoding of data is also performed in this sub-block. - The Electrical sub-block defines the input and output buffer characteristics that interfaces the device to the PCIe® link. The Physical Layer also supports Lane Reversal (for multi-lane designs) and Lane Polarity Inversion, as indicated in the *PCI Express Base Specification, rev. 2.1* [Ref 2] requirement. # **Configuration Management** The Configuration Management layer maintains the PCI™ Type 0 Endpoint configuration space and supports these features: - Implements the PCI Configuration Space - Supports Configuration Space accesses - Power Management functions - Implements error reporting and status functionality - Implements packet processing functions - Receive - Configuration Reads and Writes - Transmit - Completions with or without data - TLM Error Messaging - User Error Messaging - Power Management Messaging/Handshake - Implements MSI and INTx interrupt emulation - Optionally implements MSIx Capability Structure in the PCI Configuration Space - Optionally implements the Device Serial Number Capability in the PCI Express Extended Capability Space - Optionally implements Virtual Channel Capability (support only for VC0) in the PCI Express Extended Capability Space - Optionally implements Xilinx defined Vendor Specific Capability Structure in the PCI Express Extended Capability space to provide Loopback Control and Status - Optionally implements Advanced Error Reporting (AER) Capability Structure in the PCI Express Extended Configuration Space - Optionally implements Resizable BAR (RBAR) Capability Structure in the PCI Express Extended Configuration Space # **FPGA Configuration** This section discusses how to configure the 7 series FPGA so that the device can link up and be recognized by the system. This information is provided for you to choose the correct FPGA configuration method for the system and verify that it works as expected. This section discusses how specific requirements of the *PCI Express Base Specification* and *PCI Express Card Electromechanical Specification* [Ref 2] apply to FPGA configuration. **RECOMMENDED:** Where appropriate, Xilinx recommends that you read the actual specifications for detailed information. See Tandem PROM, page 161 for more information on meeting configuration requirements after reading this section. This section contains these subsections: - Configuration Terminology. Defines terms used in this section. - Configuration Access Time. Several specification items govern when an Endpoint device needs to be ready to receive configuration accesses from the host (Root Complex). - Board Power in Real-World Systems. Understanding real-world system constraints related to board power and how they affect the specification requirements. - Recommendations. Describes methods for FPGA configuration and includes sample problem analysis for FPGA configuration timing issues. # **Configuration Terminology** In this section, these terms are used to differentiate between FPGA configuration and configuration of the PCI Express® device: - Configuration of the FPGA. FPGA configuration is used. - Configuration of the PCI Express device. After the link is active, configuration is used. ## **Configuration Access Time** In standard systems for PCI Express, when the system is powered up, configuration software running on the processor starts scanning the PCI Express bus to discover the machine topology. The process of scanning the PCI Express hierarchy to determine its topology is referred to as the *enumeration process*. The root complex accomplishes this by initiating configuration transactions to devices as it traverses and determines the topology. All PCI Express devices are expected to have established the link with their link partner and be ready to accept configuration requests during the enumeration process. As a result, there are requirements as to when a device needs to be ready to accept configuration requests after power up; if the requirements are not met, this occurs: • If a device is not ready and does not respond to configuration requests, the root complex does not discover it and treats it as non-existent. • The operating system does not report the existence of the device, and the user application is not able to communicate with the device. Choosing the appropriate FPGA configuration method is key to ensuring the device is able to communicate with the system in time to achieve link up and respond to the configuration accesses. #### **Configuration Access Specification Requirements** Two PCI Express specification items are relevant to configuration access: - 1. Section 6.6 of *PCI Express Base Specification*, rev 1.1 states "A system must guarantee that all components intended to be software visible at boot time are ready to receive Configuration Requests within 100 ms of the end of Fundamental Reset at the Root Complex." For detailed information about how this is accomplished, see the specification; it is beyond the scope of this discussion. - Xilinx compliance to this specification is validated by the PCI Express-CV tests. The <u>PCI Special Interest Group (PCI-SIG)</u> provides the PCI Express Configuration Test Software to verify the device meets the requirement of being able to receive configuration accesses within 100 ms of the end of the fundamental reset. The software, available to any member of the PCI-SIG, generates several resets using the in-band reset mechanism and PERST# toggling to validate robustness and compliance to the specification. - 2. Section 6.6 of *PCI Express Base Specification v1.1* [Ref 2] defines three parameters necessary "where power and PERST# are supplied." The parameter T<sub>PVPERL</sub> applies to FPGA configuration timing and is defined as: T<sub>PVPERL</sub> - PERST# must remain active at least this long after power becomes valid. The *PCI Express Base Specification* does not give a specific value for T<sub>PVPERL</sub> – only its meaning is defined. The most common form factor used by designers with the Integrated Block core is an ATX-based form factor. The *PCI Express Card Electromechanical Specification* [Ref 2] focuses on requirements for ATX-based form factors. This applies to most designs targeted to standard desktop or server type motherboards. Figure 3-84 shows the relationship between Power Stable and PERST#. Figure 3-84: Power Up Section 2.6.2 of the *PCI Express Card Electromechanical Specification, v1.1* [Ref 2] defines T<sub>PVPREL</sub> as a minimum of 100 ms, indicating that from the time power is stable the system reset is asserted for at least 100 ms (as shown in Table 3-52). Table 3-52: T<sub>PVPERL</sub> Specification | Symbol | Parameter | Min | Max | Units | |---------------------|---------------------------------|-----|-----|-------| | T <sub>PVPERL</sub> | Power stable to PERST# inactive | 100 | | ms | From Figure 3-84 and Table 3-52, it is possible to obtain a simple equation to define the FPGA configuration time as follows: FPGA Configuration Time $\leq T_{PWRVLD} + T_{PVPERL}$ Equation 3-1 Given that T<sub>PVPERL</sub> is defined as 100 ms minimum, this becomes: FPGA Configuration Time $\leq T_{PWRVLD} + 100 \text{ ms}$ Equation 3-2 **Note:** Although T<sub>PWRVLD</sub> is included in Equation 3-2, it has yet to be defined in this discussion because it depends on the type of system in use. The Board Power in Real-World Systems section defines T<sub>PWRVLD</sub> for both ATX-based and non ATX-based systems. FPGA configuration time is only relevant at cold boot; subsequent warm or hot resets do not cause reconfiguration of the FPGA. If the design appears to be having issues due to FPGA configuration, the user should issue a warm reset as a simple test, which resets the system, including the PCI Express link, but keeps the board powered. If the issue does not appear, the issue could be FPGA configuration time related. ## **Board Power in Real-World Systems** Several boards are used in PCI Express systems. The ATX Power Supply Design specification, endorsed by Intel, is used as a guideline and for this reason followed in the majority of mother boards and 100% of the time if it is an Intel-based motherboard. The relationship between power rails and power valid signaling is described in the ATX 12V Power Supply Design Guide. Figure 3-85, redrawn here and simplified to show the information relevant to FPGA configuration, is based on the information and diagram found in section 3.3 of the ATX 12V Power Supply Design Guide. For the entire diagram and definition of all parameters, see the ATX 12V Power Supply Design Guide. Figure 3-85 shows that power stable indication from Figure 3-84 for the PCI Express system is indicated by the assertion of PWR\_OK. PWR\_OK is asserted High after some delay when the power supply has reached 95% of nominal. Figure 3-85: ATX Power Supply Figure 3-85 shows that power is valid before PWR\_OK is asserted High. This is represented by T3 and is the PWR\_OK delay. The *ATX 12V Power Supply Design Guide* defines PWR\_OK as 100 ms < T3 < 500 ms, indicating that from the point at which the power level reaches 95% of nominal, there is a minimum of at least 100 ms but no more than 500 ms of delay before PWR\_OK is asserted. Remember, according to the *PCI Express Card Electromechanical Specification* [Ref 2], the PERST# is guaranteed to be asserted a minimum of 100 ms from when power is stable indicated in an ATX system by the assertion of PWR\_OK. Again, the FPGA configuration time equation is: Equation 3-3 T<sub>PWRVLD</sub> is defined as PWR\_OK delay period; that is, T<sub>PWRVLD</sub> represents the amount of time that power is valid in the system before PWR\_OK is asserted. This time can be added to the amount of time the FPGA has to configure. The minimum values of T2 and T4 are negligible and considered zero for purposes of these calculations. For ATX-based motherboards, which represent the majority of real-world motherboards in use, T<sub>PWRVLD</sub> can be defined as: $$100 \text{ ms} \le T_{PWRVLD} \le 500 \text{ ms}$$ Equation 3-4 This provides these requirements for FPGA configuration time in both ATX and non-ATX-based motherboards: - FPGA Configuration Time ≤ 200 ms (for ATX based motherboard) - FPGA Configuration Time ≤ 100 ms (for non-ATX based motherboard) The second equation for the non-ATX based motherboards assumes a T<sub>PWRVLD</sub> value of 0 ms because it is not defined in this context. Designers with non-ATX based motherboards should evaluate their own power supply design to obtain a value for T<sub>PWRVLD</sub>. This section assumes that the FPGA power ( $V_{CCINT}$ ) is stable before or at the same time that PWR\_OK is asserted. If this is not the case, then additional time must be subtracted from the available time for FPGA configuration. **IMPORTANT:** Avoid designing add-in cards with staggered voltage regulators with long delays. ## **Hot Plug Systems** Hot Plug systems generally employ the use of a Hot-Plug Power Controller located on the system motherboard. Many discrete Hot-Plug Power Controllers extend $T_{PVPERL}$ beyond the minimum 100 ms. Add-in card designers should consult the Hot-Plug Power Controller data sheet to determine the value of $T_{PVPERL}$ . If the Hot-Plug Power Controller is unknown, then a $T_{PVPERL}$ value of 100 ms should be assumed. ### Recommendations For minimum FPGA configuration time, Xilinx recommends the BPI configuration mode with a parallel NOR flash, which supports high-speed synchronous read operation. In addition, an external clock source can be supplied to the external master configuration clock (EMCCLK) pin to ensure a consistent configuration clock frequency for all conditions. See 7 Series FPGAs Configuration User Guide (UG470) [Ref 7] for descriptions of the BPI configuration mode and EMCCLK pin. This section discusses these recommendations and includes sample analysis of potential issues that might arise during FPGA configuration. #### **FPGA Configuration Times for 7 Series Devices** During power up, the FPGA configuration sequence is performed in four steps: - 1. Wait for power on reset (POR) for all voltages (V<sub>CCINT</sub>, V<sub>CCAUX</sub>, and VCCO\_0) in the FPGA to trip, referred to as POR Trip Time. - 2. Wait for completion (deassertion) of INIT\_B to allow the FPGA to initialize before accepting a bitstream transfer. **Note:** As a general rule, steps 1 and 2 require ≤ 50 ms - 3. Wait for assertion of DONE, the actual time required for a bitstream to transfer depends on: - Bitstream size - Clock (CCLK) frequency - Transfer mode (and data bus width) from the flash device - SPI = Serial Peripheral Interface (x1, x2, or x4) - BPI = Byte Peripheral Interface (x8 or x16) Bitstream transfer time can be estimated using this equation. Bitstream transfer time = (bitstream size in bits)/(CCLK frequency)/ (data bus width in bits) Equation 3-5 For detailed information about the configuration process, see the 7 Series FPGAs Configuration User Guide (UG470) [Ref 7]. # **Sample Problem Analysis** This section presents data from an ASUS PL5 system to demonstrate the relationships between Power Valid, FPGA Configuration, and PERST#. Figure 3-86 shows a case where the Endpoint failed to be recognized due to a FPGA configuration time issue. Figure 3-87 shows a successful FPGA configuration with the Endpoint being recognized by the system. #### **Failed FPGA Recognition** Figure 3-86 illustrates an example of a cold boot where the host failed to recognize the Xilinx FPGA. Although a second PERST# pulse assists in allowing more time for the FPGA to configure, the slowness of the FPGA configuration clock (2 MHz) causes configuration to complete well after this second deassertion. During this time, the system enumerated the bus and did not recognize the FPGA. Figure 3-86: Host Fails to Recognize FPGA Due to Slow Configuration Time #### **Successful FPGA Recognition** Figure 3-87 illustrates a successful cold boot test on the same system. In this test, the CCLK was running at 50 MHz, allowing the FPGA to configure in time to be enumerated and recognized. The figure shows that the FPGA began initialization approximately 250 ms before PWR\_OK. DONE going High shows that the FPGA was configured even before PWR OK was asserted. Figure 3-87: Host Successfully Recognizes FPGA ### **Workarounds for Closed Systems** For failing FPGA configuration combinations, designers might be able to work around the issue in closed systems or systems where they can guarantee behavior. These options are not recommended for products where the targeted end system is unknown. 1. Check if the motherboard and BIOS generate multiple PERST# pulses at start-up. This can be determined by capturing the signal on the board using an oscilloscope. This is similar to what is shown in Figure 3-86. If multiple PERST# pulses are generated, this typically adds extra time for FPGA configuration. Define T<sub>PERSTPERIOD</sub> as the total sum of the pulse width of PERST# and deassertion period before the next PERST# pulse arrives. Because the FPGA is not power cycled or reconfigured with additional PERST# assertions, the T<sub>PERSTPERIOD</sub> number can be added to the FPGA configuration equation. FPGA Configuration Time $$\leq T_{PWRVLD} + T_{PERSTPERIOD} + 100 \text{ ms}$$ Equation 3-6 2. In closed systems, it might be possible to create scripts to force the system to perform a warm reset after the FPGA is configured, after the initial power up sequence. This resets the system along with the PCI Express subsystem allowing the device to be recognized by the system. # Customizing and Generating the Core This chapter includes information on using the Vivado™ Design Suite to customize and generate the core. # **Graphical User Interface (GUI)** The 7 Series FPGAs Integrated Block for PCI Express® core is a fully configurable and highly customizable solution. The core is customized using the Vivado IP catalog. **Note:** The screen captures in this chapter are conceptual representatives of their subjects and provide general information only. For the latest information, see the Vivado Design Suite. # **Customizing the Core** The Vivado IP catalog for the 7 Series FPGAs Integrated Block for PCI Express consists of two modes: Basic Mode and Advanced Mode. To select a mode, use the Mode drop-down list on the first page of the Customize IP dialog box. #### **Basic Mode** The Basic mode parameters are in the following pages: - Basic - Identifiers (IDs) - Base Address Registers (BARs) - Core Capabilities - Interrupts #### Basic The initial customization page shown in Figure 4-1 is used to define the basic parameters for the core, including the component name, lane width, and link speed. Figure 4-1: Basic Parameters #### **Component Name** Base name of the output files generated for the core. The name must begin with a letter and can be composed of these characters: a to z, 0 to 9, and "\_." #### Mode Allows to select the Basic or Advanced mode of the configuration of the core. #### **PCIe Device / Port Type** Indicates the PCI Express logical device type. #### **PCIe Block Location Selection** Selects from the Integrated Blocks available to enable generation of location specific constraint files and pinouts. When options "X0Y0 & X0Y1" or "X0Y2 & X0Y3" are selected, constraints files for both Integrated Block locations are generated, and the constraints file for the X0Y0 or X0Y3 location is used. This option is not available if a Xilinx Development Board is selected. #### **Xilinx Development Board** Selects the Xilinx Development Board to enable the generation of Xilinx Development Board specific constraints files. #### Silicon Revision Selects the Silicon Revision. The possible options are Initial\_ES or GES\_and\_Production. #### **Number of Lanes** The 7 Series FPGAs Integrated Block for PCI Express requires the selection of the initial lane width. Table 4-1 defines the available widths and associated generated core. Wider lane width cores are capable of training down to smaller lane widths if attached to a smaller lane-width device. See Link Training: 2-Lane, 4-Lane, and 8-Lane Components, page 145 for more information. Table 4-1: Lane Width and Product Generated | Lane Width | Product Generated | | | |------------|--------------------------------------------------------|--|--| | x1 | 1-Lane 7 Series FPGAs Integrated Block for PCI Express | | | | x2 | 2-Lane 7 Series FPGAs Integrated Block for PCI Express | | | | x4 | 4-Lane 7 Series FPGAs Integrated Block for PCI Express | | | | x8 | 8-Lane 7 Series FPGAs Integrated Block for PCI Express | | | #### **Maximum Link Speed** The 7 Series FPGAs Integrated Block for PCI Express allows the selection of Maximum Link Speed supported by the device. Table 4-2 defines the lane widths and link speeds supported by the device. Higher link speed cores are capable of training to a lower link speed if connected to a lower link speed capable device. Table 4-2: Lane Width and Link Speed | Lane Width | Link Speed | |------------|------------------| | x1 | 2.5 Gb/s, 5 Gb/s | | x2 | 2.5 Gb/s, 5 Gb/s | | x4 | 2.5 Gb/s, 5 Gb/s | | x8 | 2.5 Gb/s, 5 Gb/s | #### **AXI Interface Width** The 7 Series FPGAs Integrated Block for PCI Express allows the selection of Interface Width, as defined in Table 4-3. The default interface width set in the Vivado IP catalog is the lowest possible interface width. Table 4-3: Lane Width, Link Speed, and Interface Width | Lane Width | Link Speed<br>(Gb/s) | Interface Width (Bits) | |------------|----------------------|------------------------| | X1 | 2.5, 5.0 | 64 | | X2 | 2.5, 5.0 | 64 | | X4 | 2.5 | 64 | | X4 | 5.0 | 64, 128 | | X8 | 2.5 | 64, 128 | | X8 | 5.0 | 128 | #### **AXI Interface Frequency** It is possible to select the clock frequency of the core user interface. Each lane width provides multiple frequency choices: a default frequency and alternative frequencies, as defined in Table 4-4. **RECOMMENDED:** Where possible, use the default frequency. Selecting the alternate frequencies does not result in a difference in throughput in the core, but does allow the user application to run at an alternate speed. Table 4-4: Recommended and Optional Transaction Clock (user\_clk\_out) Frequencies | Product | Link Speed (Gb/s) | Interface Width <sup>(1)</sup><br>(Bits) | Recommended Frequency (MHz) | Optional<br>Frequency (MHz) | |---------|-------------------|------------------------------------------|-----------------------------|-----------------------------| | 1-lane | 2.5 | 64 | 62.5 | 31.25, 125, 250 | | 1-lane | 5 | 64 | 62.5 | 125, 250 | | 2-lane | 2.5 | 64 | 62.5 | 125, 250 | | 2-lane | 5 | 64 | 125 | 250 | | 4-lane | 2.5 | 64 | 125 | 250 | | 4-lane | 5 | 64 | 250 | - | | 4-lane | 5 | 128 | 125 | - | | 8-lane | 2.5 | 64 | 250 | - | | 8-lane | 2.5 | 128 | 125 | - | | 8-lane | 5 | 128 | 250 | - | #### Notes: 1. Interface Width is a static selection and does not change with dynamic Link Speed changes #### **Reference Clock Frequency** Selects the frequency of the reference clock provided on sys\_clk. For information about clocking the core, see Clocking and Resets in Chapter 3. #### **Enable Pipe Simulation** When this option is selected, the core is generated and simulated with pipe interfaces connected. #### **Enable External Clocking** By default this is enabled. When unchecked, the PCIE\_EXT\_CLK parameter is set to FALSE. #### **Tandem Configuration** The radio buttons, None, Tandem PROM and Tandem PCIe, allow you to choose the Tandem Configuration. The devices supported are K325T, K410T, and K160T. ### **Identifiers (IDs)** The IDs page shown in Figure 4-2 is used to customize the IP initial values, class code, and Cardbus CIS pointer information. Figure 4-2: Identifier Parameters #### **ID Initial Values** • **Vendor ID**: Identifies the manufacturer of the device or application. Valid identifiers are assigned by the PCI Special Interest Group to guarantee that each identifier is unique. The default value, 10EEh, is the Vendor ID for Xilinx. Enter a vendor identification number here. FFFFh is reserved. - **Device ID**: A unique identifier for the application; the default value, which depends on the configuration selected, is 70<*link speed*><*link width*>h. This field can be any value; change this value for the application. - **Revision ID:** Indicates the revision of the device or application; an extension of the Device ID. The default value is 00h; enter values appropriate for the application. - **Subsystem Vendor ID**: Further qualifies the manufacturer of the device or application. Enter a Subsystem Vendor ID here; the default value is 10EE. Typically, this value is the same as Vendor ID. Setting the value to 0000h can cause compliance testing issues. - **Subsystem ID:** Further qualifies the manufacturer of the device or application. This value is typically the same as the Device ID; the default value depends on the lane width and link speed selected. Setting the value to 0000h can cause compliance testing issues. #### **Class Code** The Class Code identifies the general function of a device, and is divided into three byte-size fields: - Base Class: Broadly identifies the type of function performed by the device. - **Sub-Class**: More specifically identifies the device function. - **Interface**: Defines a specific register-level programming interface, if any, allowing device-independent software to interface with the device. Class code encoding can be found at www.pcisig.com. #### **Class Code Look-up Assistant** The Class Code Look-up Assistant provides the Base Class, Sub-Class and Interface values for a selected general function of a device. This Look-up Assistant tool only displays the three values for a selected function. The user must enter the values in Class Code for these values to be translated into device settings. #### **Cardbus CIS Pointer** Used in cardbus systems and points to the Card Information Structure for the cardbus card. If this field is non-zero, an appropriate Card Information Structure must exist in the correct location. The default value is 0000\_0000h; the value range is 0000\_0000h-FFFF\_FFFFh. ### **Base Address Registers (BARs)** The Base Address Register (BAR) page shown in Figure 4-3 sets the base address register space for the Endpoint configuration. Each BAR (0 through 5) represents a 32-bit parameter. Figure 4-3: BAR Parameters #### **Base Address Register Overview** The 7 Series FPGAs Integrated Block for PCI Express in Endpoint configuration supports up to six 32-bit BARs or three 64-bit BARs, and the Expansion ROM BAR. The 7 Series FPGAs Integrated Block for PCI Express in Root Port configuration supports up to two 32-bit BARs or one 64-bit BAR, and the Expansion ROM BAR. BARs can be one of two sizes: - **32-bit BARs**: The address space can be as small as 16 bytes or as large as 2 gigabytes. Used for Memory to I/O. - **64-bit BARs**: The address space can be as small as 128 bytes or as large as 8 exabytes. Used for Memory only. All BAR registers share these options: - Checkbox: Click the checkbox to enable the BAR; deselect the checkbox to disable the BAR. - Type: BARs can either be I/O or Memory. - I/O: I/O BARs can only be 32-bit; the Prefetchable option does not apply to I/O BARs. I/O BARs are only enabled for the Legacy PCI Express Endpoint core. - Memory: Memory BARs can be either 64-bit or 32-bit and can be prefetchable. When a BAR is set as 64 bits, it uses the next BAR for the extended address space and makes the next BAR inaccessible to the user. - **Size**: The available Size range depends on the PCIe® Device/Port Type and the Type of BAR selected. Table 4-5 lists the available BAR size ranges. Table 4-5: BAR Size Ranges for Device Configuration | PCIe Device / Port Type | BAR Type | BAR Size Range | | |-----------------------------|---------------|-------------------------|--| | PCI Express Endpoint | 32-bit Memory | 128 Bytes – 2 Gigabytes | | | rci express enapoint | 64-bit Memory | 128 Bytes – 8 Exabytes | | | | 32-bit Memory | 16 Bytes – 2 Gigabytes | | | Legacy PCI Express Endpoint | 64-bit Memory | 16 Bytes – 8 Exabytes | | | | I/O | 16 Bytes – 2 Gigabytes | | - **Prefetchable**: Identifies the ability of the memory space to be prefetched. - Value: The value assigned to the BAR based on the current selections. For more information about managing the Base Address Register settings, see Managing Base Address Register Settings. #### **Expansion ROM Base Address Register** If selected, the Expansion ROM is activated and can be a value from 2 KB to 4 GB. According to the *PCI 3.0 Local Bus Specification* [Ref 2], the maximum size for the Expansion ROM BAR should be no larger than 16 MB. Selecting an address space larger than 16 MB might result in a non-compliant core. #### **Managing Base Address Register Settings** Memory, I/O, Type, and Prefetchable settings are handled by setting the appropriate GUI settings for the desired base address register. Memory or I/O settings indicate whether the address space is defined as memory or I/O. The base address register only responds to commands that access the specified address space. Generally, memory spaces less than 4 KB in size should be avoided. The minimum I/O space allowed is 16 bytes; use of I/O space should be avoided in all new designs. Prefetchability is the ability of memory space to be prefetched. A memory space is prefetchable if there are no side effects on reads (that is, data is not destroyed by reading, as from a RAM). Byte write operations can be merged into a single double word write, when applicable. When configuring the core as an Endpoint for PCIe (non-Legacy), 64-bit addressing must be supported for all BARs (except BAR5) that have the prefetchable bit set. 32-bit addressing is permitted for all BARs that do not have the prefetchable bit set. The prefetchable bit related requirement does not apply to a Legacy Endpoint. The minimum memory address range supported by a BAR is 128 bytes for a PCI Express Endpoint and 16 bytes for a Legacy PCI Express Endpoint. #### **Disabling Unused Resources** For best results, disable unused base address registers to conserve system resources. A base address register is disabled by deselecting unused BARs in the GUI. #### **Core Capabilities** The Core Capabilities parameters shown in Figure 4-4 is used to customize the IP initial values, class code, and Cardbus CIS pointer information. Figure 4-4: Core Capabilities Parameters #### **Capabilities Register** - **Capability Version**: Indicates the PCI-SIG® defined PCI Express capability structure version number; this value cannot be changed. - **Device Port Type**: Indicates the PCI Express logical device type. - **Slot Implemented**: Indicates the PCI Express Link associated with this port is connected to a slot. Only valid for a Root Port of a PCI Express Root Complex or a Downstream Port of a PCI Express Switch. - **Capabilities Register**: Displays the value of the Capabilities register presented by the integrated block, and is not editable. #### **Device Capabilities Register** - **Max Payload Size**: Indicates the maximum payload size that the device/function can support for TLPs. - **Device Capabilities Register**: Displays the value of the Device Capabilities register presented by the integrated block and is not editable. #### **Block RAM Configuration Options** - **Buffering Optimized for Bus Mastering Applications**: Causes the device to advertise to its Link Partner credit settings that are optimized for Bus Mastering applications. - Performance Level: Selects the Performance Level settings, which determines the Receiver and Transmitter Sizes. The table displayed specifies the Receiver and Transmitter settings number of TLPs buffered in the Transmitter, the Receiver Size, the Credits advertised by the Core to the Link Partner and the Number of Block RAMs required for the configuration, corresponding to the Max Payload Size selected, for each of the Performance Level options. - **Finite Completions**: If selected, causes the device to advertise to the Link Partner the actual amount of space available for Completions in the Receiver. For an Endpoint, this is not compliant to the *PCI Express Base Specification*, rev. 2.1, as Endpoints are required to advertise an infinite amount of completion space. #### **Device Capabilities 2 Register** This section sets the Device Capabilities 2 register. - **Completion Timeout Disable Supported**: Indicates support for Completion Timeout Disable mechanism - **Completion Timeout Ranges Supported**: Indicates Device Function support for the optional Completion Timeout mechanism. **RECOMMENDED:** Do not let the Completion Timeout mechanism expire in less than 10 ms. • **Device Capabilities2 Register**: Displays the value of the Device Capabilities2 Register sent to the Core and is not editable. #### **Interrupts** The Interrupt parameters in Figure 4-5 sets the Legacy Interrupt Settings, and MSI Capabilities. Figure 4-5: Interrupts Capabilities #### **Legacy Interrupt Settings** - **Enable INTX**: Enables the ability of the PCI Express function to generate INTx interrupts. - **Interrupt PIN**: Indicates the mapping for Legacy Interrupt messages. A setting of "None" indicates no Legacy Interrupts are used. Note: Only INT A is supported. #### **MSI Capabilities** - Enable MSI Capability Structure: Indicates that the MSI Capability structure exists. - **64 bit Address Capable**: Indicates that the function is capable of sending a 64-bit Message Address. - Multiple Message Capable: Selects the number of MSI vectors to request from the Root Complex. • **Per Vector Masking Capable**: Indicates that the function supports MSI per-vector Masking. #### **Advanced Mode** In Advanced mode, consists of the following pages: - Basic - Identifiers (IDs) - Base Address Registers (BARs) - Core Capabilities - · Link Registers - Configuration Register (Only in Root Port Configuration) - Interrupts - Power Management - Extended Capabilities - Extended Capabilities 2 - TL Settings - DL and PL Settings #### **Basic** The Basic parameters for Advanced mode, shown in Figure 4-6, is same as those for Basic mode with the addition of the PCIe DRP Ports parameter. For a description of the Basic mode parameters, see Basic, page 198. PCIe DRP Ports: Checking this box enables the generation of DRP ports for the PCIe Hard Block, giving users dynamic control over the PCIe Hard Block attributes. This setting can be used to perform advanced debugging. Any modifications to the PCIe default attributes must be made only if directed by Xilinx Technical Support (see Contacting Xilinx Technical Support). Figure 4-6: Basic Parameters (Advanced mode) ### **Identifiers (IDs)** The parameters for Advanced mode are the same as those for Basic mode. See Identifiers (IDs), page 202. ## **Base Address Registers (BARs)** The parameters for Advanced mode are the same as those for Basic mode. See Base Address Registers (BARs), page 203. ## **Core Capabilities** The Core Capabilities parameters in Advanced mode, shown in Figure 4-7, are same as those in Basic mode, with the addition of the following parameters. For a description of the Basic mode parameters, see Core Capabilities, page 210. Figure 4-7: Core Capabilities (Advanced Mode) #### **Device Capabilities Register** - **Extended Tag Field**: Indicates the maximum supported size of the Tag field as a Requester. When selected, indicates 8-bit Tag field support. When deselected, indicates 5-bit Tag field support. - Extended Tag Default: When this field is checked, indicates the default value of bit 8 of the Device Control register is set to 1 to support the Extended Tag Enable Default ECN. - **Phantom Functions**: Indicates the support for use of unclaimed function numbers to extend the number of outstanding transactions allowed by logically combining unclaimed function numbers (called Phantom Functions) with the Tag identifier. See Section 2.2.6.2 of the *PCI Express Base Specification, rev. 2.1* [Ref 2] for a description of Tag Extensions. This field indicates the number of most significant bits of the function number portion of Requester ID that are logically combined with the Tag identifier. - Acceptable L0s Latency: Indicates the acceptable total latency that an Endpoint can withstand due to the transition from L0s state to the L0 state. - **Acceptable L1 Latency**: Indicates the acceptable latency that an Endpoint can withstand due to the transition from L1 state to the L0 state. #### **Device Capabilities Register** - UR Atomic: If checked, the core automatically responds to Atomic Operation requests with an Unsupported Request. If unchecked, the core passes Atomic Operations TLPs to the user. - 32-bit AtomicOp Completer Support: Indicates 32-bit AtomicOp Completer support. - **64-bit AtomicOp Completer Support**: Indicates 64-bit AtomicOp Completer support. - 128-bit CAS Completer Support: Indicates 128-bit Compare And Swap completer support. - TPH Completer Supported: Indicates the level of support for TPH completer. #### **Link Registers** The Link Registers page is available only when in Advanced mode. Figure 4-8: Link Registers (Advanced Mode) #### **Link Capabilities Register** This section sets the Link Capabilities register. Supported Link Speed: Indicates the supported link speed of the given PCI Express Link. This value is set to the Link Speed specified in the first GUI page and is not editable. - **Maximum Link Width**: This value is set to the initial lane width specified in the first GUI page and is not editable. - **ASPM Optionality**: When checked, this field enables ASPM optionally. - **DLL Link Active Reporting Capability**: Indicates the optional Capability of reporting the DL\_Active state of the Data Link Control and Management State Machine. - **Link Capabilities Register**: Displays the value of the Link Capabilities register sent to the core and is not editable. #### **Link Control Register** - **Hardware Autonomous Speed Disable**: When checked, this field disables the hardware from changing the link speed for device specific reasons other than attempting to correct unreliable link operation by reducing link speed. - **Read Completion Boundary**: Indicates the Read Completion Boundary for the Root Port. - **Target Link Speed**: Sets an upper limit on the link operational speed. This is used to set the target Compliance Mode speed. The value is set to the supported link speed and can be edited only if the link speed is set to 5.0 Gb/s. - **Compliance De-emphasis**: Sets the level of de-emphasis for an Upstream component, when the Link is operating at 5.0 Gb/s. This feature is not editable. - **Link Control Register 1**: Displays the value of the Link Control Register sent to the core and is not editable. - **Link Control Register 2**: Displays the value of the Link Control 2 Register sent to the core and is not editable. #### **Link Status Register** • **Enable Slot Clock Configuration**: Indicates that the Endpoint uses the platform-provided physical reference clock available on the connector. Must be cleared if the Endpoint uses an independent reference clock. ### **Configuration Register (Only in Root Port Configuration)** The Configuration Register pages is available only when Root Port configuration is selected, and when in Advanced mode. Figure 4-9: Config Register **IMPORTANT:** These settings are valid for Root Port configurations only. #### **Root Capabilities Register** - **CRS Software Visibility**: Indicates the Root Port capability of returning the CRs to software. When set, indicates that the Root Port can return the Configuration Request Retry Status (CRS) completion status to software. - Root Capabilities Register: Specifies the Root Capabilities Register of the device. #### **Slot Control Capabilities Register** - Attention Button Present: Indicates the Attention Button is implemented. When set, indicates that an Attention Button for this slot is implemented on the chassis. This option is disabled when "Device\_Port\_Type" is not "Root Port of PCI Express Root Complex." This is enabled only when is selected (see Figure 4-4). - **Attention Indicator Present**: Indicates the Attention Indicator is implemented. When set, indicates that an Attention Indicator for this slot is implemented on the chassis. This option is disabled when "Device\_Port\_Type" is not "Root Port of PCI Express Root Complex." This is enabled only when is selected (see Figure 4-4). - Power Controller Present: Indicates the Power Controller is implemented. When set, indicates that a software programmable Power Controller is implemented for this slot. - This option is disabled when "Device\_Port\_Type" is not "Root Port of PCI Express Root Complex." This is enabled only when is selected (see Figure 4-4). - **Power Indicator Present**: Indicates the Power Indicator is implemented. When set, indicates that a Power Indicator is implemented on the chassis for this slot. This option is disabled when "Device\_Port\_Type" is not "Root Port of PCI Express Root Complex." This is enabled only when is selected (see Figure 4-4). - **Hot-Plug Surprise**: When set, indicates that an adapter in this slot might be removed from the system without any prior notification. This option is disabled when "Device\_Port\_Type" is not "Root Port of PCI Express Root Complex." This is enabled only when is selected (see Figure 4-4). - **Hot-Plug Capable**: When set, indicates that this slot is capable of supporting hot-plug operations. This option is disabled when "Device\_Port\_Type" is not "Root Port of PCI Express Root Complex." This is enabled only when is selected (see Figure 4-4). - **MRL Sensor Present**: Indicates MRL Sensor implemented. When Set, indicates that an MRL (Manually operated Retention Latch) sensor is implemented for this slot, on the chassis. This option is disabled when "Device\_Port\_Type" is not "Root Port of PCI Express Root Complex." This is enabled only when is selected (see Figure 4-4). - **Electromechanical Interlock Present**: When set, indicates that an Electromechanical Interlock is implemented on the chassis for this slot. This option is disabled when "Device\_Port\_Type" is not "Root Port of PCI Express Root Complex." This is enabled only when is selected (see Figure 4-4). - **No Command Completed Support**: When set, indicates that the slot does not generate software notification when an issue command is completed by the Hot-Plug Controller. This option is disabled when "Device\_Port\_Type" is not "Root Port of PCI Express Root Complex." This is enabled only when is selected (see Figure 4-4). - **Slot Power Limit Value**: Specifies the Upper Limit on power supplied to the slot, in combination with Slot Power Limit Scale value. This option is disabled when "Device\_Port\_Type" is not "Root Port of PCI Express Root Complex." This is enabled only when the is selected (see Figure 4-4). - **Slot Power Limit Scale**: Specifies the scale used for the Slot Power Limit value. This option is disabled when "Device\_Port\_Type" is not "Root Port of PCI Express Root Complex." This is enabled only when is selected (see Figure 4-4). - **Physical Slot Number**: Specifies the Physical Slot Number attached to this port. This field must be hardware initialized to a value that assigns a slot number that is unique within the chassis, regardless of form factor associated with the slot. This option is disabled when "Device\_Port\_Type" is not "Root Port of PCI Express Root Complex." This is enabled only when is selected (see Figure 4-4). - **Slot Capabilities Register**. Specifies the Slot Capabilities Register of the device. #### **Interrupts** The Interrupts parameters in Advanced mode are the same as those in Basic mode, with the addition of MSIx Capabilities. For a description of the Basic mode parameters, see Interrupts, page 208. Figure 4-10: Interrupts Parameters (Advanced Mode) #### **MSI-X Capabilities** - Enable MSIx Capability Structure: Indicates that the MSI-X Capability structure exists. - Note: This Capability Structure needs at least one Memory BAR to be configured. - MSIx Table Settings: Defines the MSI-X Table Structure. - Table Size: Specifies the MSI-X Table Size. - Table Offset: Specifies the Offset from the Base Address Register that points to the Base of the MSI-X Table. - BAR Indicator: Indicates the Base Address Register in the Configuration Space that is used to map the function's MSI-X Table, onto Memory Space. For a 64-bit Base Address Register, this indicates the lower DWORD. - MSIx Pending Bit Array (PBA) Settings: Defines the MSI-X Pending Bit Array (PBA) Structure. - PBA Offset: Specifies the Offset from the Base Address Register that points to the Base of the MSI-X PBA. PBA BAR Indicator: Indicates the Base Address Register in the Configuration Space that is used to map the function's MSI-X PBA, onto Memory Space. ### **Power Management** The Power Management Registers page shown in Figure 4-11 includes settings for the Power Management Registers, power consumption and power dissipation options. Figure 4-11: Power Management Registers - **Device Specific Initialization**: This bit indicates whether special initialization of this function is required (beyond the standard PCI configuration header) before the generic class device driver is able to use it. When selected, this option indicates that the function requires a device specific initialization sequence following transition to the D0 uninitialized state. See section 3.2.3 of the *PCI Bus Power Management Interface Specification Revision 1.2* [Ref 2]. - **D1 Support**: When selected, this option indicates that the function supports the D1 Power Management State. See section 3.2.3 of the *PCI Bus Power Management Interface Specification Revision 1.2*. - **D2 Support**: When selected, this option indicates that the function supports the D2 Power Management State. See section 3.2.3 of the *PCI Bus Power Management Interface Specification Revision 1.2*. - **PME Support From**: When this option is selected, it indicates the power states in which the function can assert cfg\_pm\_wake. See section 3.2.3 of the *PCI Bus Power Management Interface Specification Revision 1.2*. - **No Soft Reset**: Checking this box indicates that if the device transitions from D3hot to D0 because of a Power State Command, it does not perform an internal reset and Configuration context is preserved. Disabling this option is not supported. ### **Power Consumption** The 7 Series FPGAs Integrated Block for PCI Express always reports a power budget of 0W. For information about power consumption, see section 3.2.6 of the *PCI Bus Power Management Interface Specification Revision 1.2*. ### **Power Dissipated** The 7 Series FPGAs Integrated Block for PCI Express always reports a power dissipation of 0W. For information about power dissipation, see section 3.2.6 of the *PCI Bus Power Management Interface Specification Revision 1.2*. ## **Extended Capabilities** The PCIe Extended Capabilities page shown in Figure 4-12 is available in Advanced mode only, and includes settings for Device Serial Number Capability, Virtual Channel Capability, Vendor Specific Capability, and optional user-defined Configuration capabilities. Figure 4-12: PCIe Extended Capabilities ### **Device Serial Number Capability** • **Device Serial Number Capability**: An optional PCIe Extended Capability containing a unique Device Serial Number. When this Capability is enabled, the DSN identifier must be presented on the Device Serial Number input pin of the port. This Capability must be turned on to enable the Virtual Channel and Vendor Specific Capabilities ### **Virtual Channel Capability** - **Virtual Channel Capability**: An optional PCIe Extended Capability which allows the user application to be operated in TCn/VC0 mode. Checking this allows Traffic Class filtering to be supported. - Reject Snoop Transactions (Root Port Configuration Only): When enabled, any transactions for which the No Snoop attribute is applicable, but is not set in the TLP header, can be rejected as an Unsupported Request. ### **Vendor Specific Capability** Vendor Specific Capability: An optional PCIe Extended Capability that allows PCI Express component vendors to expose Vendor Specific Registers. When checked, enables Xilinx specific Loopback Control. ### **User-Defined Configuration Capabilities: Endpoint Configuration Only** - **PCI Configuration Space Enable**: Allows the user application to add/implement PCI Legacy capability registers. This option should be selected if the user application implements a legacy capability configuration space. This option enables the routing of Configuration Requests to addresses outside the built-in PCI-Compatible Configuration Space address range to the AXI4-Stream interface. - **PCI Configuration Space Pointer**: Sets the starting Dword aligned address of the user definable PCI Compatible Configuration Space. The available DWORD address range is 2Ah 3Fh. - PCI Express Extended Configuration Space Enable: Allows the user application to add/implement PCI Express Extended capability registers. This option should be selected if the user application implements such an extended capability configuration space. This enables the routing of Configuration Requests to addresses outside the built-in PCI Express Extended Configuration Space address range to the User Application. - **PCI Configuration Space Pointer**: Sets the starting DWORD aligned address of the PCI Express Extended Configuration Space implemented by the user application. This action enables routing of Configuration Requests with DWORD addresses greater than or equal to the value set in the user application. The available address range depends on the PCIe Extended Capabilities selected. For more information, see Chapter 3, Designing with the Core. ### **Extended Capabilities 2** The Extended Capabilities 2 page is available only when in Advanced mode. Figure 4-13: PCIe Extended Capabilities: AER Capability ### **AER Capability** - **Enable AER Capability**: An optional PCIe Extended Capability that allows Advanced Error Reporting. - Multiheader: Indicates support for multiple-header buffering for the AER header log field. (Not supported for the 7 Series FPGAs Integrated Block for PCI Express.) - **Permit Root Error Update**: If TRUE, permits the AER Root Status and Error Source ID registers to be updated. If FALSE, these registers are forced to 0. - ECRC Check Capable: Indicates the core can check ECRC. - **Optional Error Support**: Indicates which option error conditions in the Uncorrectable and Correctable Error Mask/Severity registers are supported. If an error box is unchecked, the corresponding bit in the Mask/Severity register is hardwired to 0. Figure 4-14: PCIe Extended Capabilities: RBAR Capabilities ### **RBAR Capabilities** - Enable RBAR Capability: An optional PCIe Extended Capability that allows Resizable BARs. - Number of RBARs: Number of resizeable BARs in the Cap Structure, which depends on the number of BARs enabled. - BARn Size Supported: RBAR Size Supported vector for RBAR Capability Register (0 through 5) - BARn Index Value: Sets the index of the resizeable BAR from among the enabled BARs - RBARn Init Value: RBAR Initial Value for the RBAR Control BAR Size field. Figure 4-15: PCIe Extended Capabilities: ECRC #### **ECRC** - Receive ECRC Check: Enables ECRC checking of received TLPs. - 0 = Do not check - 1 = Always check - 3 = Check if enabled by the ECRC check enable bit of the AER Capability Structure - Trim TLP Digest: Enables TD bit clear and ECRC trim on received TLPs. - **Disable RX Poisoned Resp**: Disables the core from sending a message and setting status bits due to receiving a Poisoned TLP. The behavior of the core when the Disable RX poisoned Resp is checked is as follows. - When Advisory Non-Fatal Error Mask: 1 (default). When the core Receives a poisoned CfgWr, it sets Parity Error and sends completion with UR. When it receives poisoned MemWr, it sets the Parity error and no TLP is sent. Advisory Non-Fatal Error Mask: 0. When DISABLE\_RX\_POISONED\_RESP is set to FALSE and a poisoned MemWr is received, the core sends an error message automatically. When DISABLE\_RX\_POISONED\_RESP is set to TRUE and a poisoned MemWr is received, an error message is not transmitted. When you assert cfg\_err\_poisoned, the core sends the error message. ### **TL Settings** The Transaction Layer (TL) Settings page is available only when in Advanced mode. Figure 4-16: TL Settings ### **Transaction Layer Module** - **Enable Message Routing**: Controls if message TLPs are also received on the AXI4-Stream interface. - Endpoint: - Unlock and PME\_Turn\_Off Messages - Root Port: - Error Messages Error Correctable, Error Non-Fatal, Error Fatal - Assert/Deassert INT Messages INTA, INTB, INTC, INTD - Power Management Messages PM\_PME, PME\_TO\_ACK - Receive Non-Posted Request (Non-Posted Flow Control) - The rx\_np\_req signal prevents the user application from buffering Non-Posted TLPs. When rx\_np\_req is asserted, one Non-Posted TLP is requested from the integrated block. This signal cannot be used in conjunction with rx\_np\_ok. Every time that rx\_np\_req is asserted, one TLP is presented on the receive interface; whereas, every time that rx\_np\_ok is deasserted, the user application needs to buffer up to two additional Non-Posted TLPs. - **Pipeline Registers for Transaction Block RAM Buffers**: Selects the Pipeline registers enabled for the Transaction Buffers. Pipeline registers can be enabled on either the Write path or both the Read and Write paths of the Transaction Block RAM buffers. #### ATS - UR\_INV\_REQ: When this box is checked, the core handles received ATS Invalidate request messages as unsupported requests. When this box is unchecked, the core passes received ATS Invalidate request messages to the user. - UR\_PRS\_RESPONSE: When this box is checked, the core handles received ATS Page Request Group Response messages as unsupported requests. When this box is unchecked, the core passes received ATS PRG Response messages to the user. ## **DL and PL Settings** The DL and PL Settings page is available only when in Advanced mode. Figure 4-17: DL and PL Settings ### **Link Layer Module** - Override ACK/NAK Latency Timer: Checking this box enables the user to override the ACK/NAK latency timer values set in the device. Use of this feature could cause the ACK timeout values to be non-compliant to the PCI Express Base Specification, rev. 2.1 [Ref 2]. This setting can be used to perform advanced debugging operations. Any modifications to default attributes must be made only if directed by Xilinx Technical Support. - **ACK Latency Timer Override Function**: This setting determines how the override value is used by the device with respect to the ACK/NAK Latency Timer Value in the device. Options are "Absolute", "Add", and "Subtract". The first two settings could cause the ACK timeout values to be non-compliant with the *PCI Express Base Specification, rev.* 2.1. - **ACK Latency Timer Override Value**: This setting determines the ACK/NAK latency timer value used by the device depending on if the ACK Latency Timer Override Function enabled. The built-in table value depends on the Negotiated Link Width and Programmed MPS of the device. - Override Replay Timer: Checking this box enables the user to override the replay timer values set in the device. Use of this feature could cause the replay timeout values to be non-compliant to the *PCI Express Base Specification, rev. 2.1*. This setting can be used to perform advanced debugging operations. Any modifications to default attributes must be made only if directed by Xilinx Technical Support. - **Replay Timer Override Function**: This setting determines how the override value is used by the device with respect to the replay timer value in the device. Options are "Absolute", "Add", and "Subtract". The first two settings could cause the replay timeout values to be non-compliant with the *PCI Express Base Specification*, rev. 2.1. - **Replay Timer Override Value**: This setting determines the replay timer value used by the device depending on if the Replay Timer Override Function enabled. The built-in table value depends on the Negotiated Link Width and Programmed MPS of the device. The user must ensure that the final timeout value does not overflow the 15-bit timeout value. #### **Advanced Physical Layer** - Enable Lane Reversal: When checked, enables the Lane Reversal feature. - **Force No Scrambling**: Used for diagnostic purposes only and should never be enabled in a working design. Setting this bit results in the data scramblers being turned off so that the serial data stream can be analyzed. - **Upconfigure Capable**: When unchecked, the port is advertised as "Not Upconfigure Capable" during Link Training. - **Disable TX ASPM LOs**: When checked, prevents the device transmitter from entering the LOs state. **RECOMMENDED:** Disable TX ASPM LOs for a link that interconnects a 7 series FPGA to any Xilinx component. • **Link Number**: Specifies the link number advertised by the device in TS1 and TS2 ordered sets during Link training. Used in downstream facing mode only. # **Output Generation** # **Endpoint Configuration** This section shows the directory structure for the Endpoint configuration of the generated core. See Chapter 6, Getting Started Example Design for descriptions of the contents of each directory. Figure 4-18: Endpoint Configuration Directory Structure # **Root Port Configuration** This section shows the directory structure for the Root Port configuration of the generated core. See Chapter 6, Getting Started Example Design for descriptions of the contents of each directory. Figure 4-19: Root Port Configuration Directory Structure # Constraining the Core The 7 Series FPGAs Integrated Block for PCI Express® solution requires the specification of timing and other physical implementation constraints to meet specified performance requirements for PCI Express. These constraints are provided with the Endpoint and Root Port solutions in a Xilinx Design Constraints (XDC) file. Pinouts and hierarchy names in the generated XDC correspond to the provided example design. To achieve consistent implementation results, use an XDC file containing these original, unmodified constraints when a design is run through the Xilinx tools. For additional details on the definition and use of an XDC file or specific constraints, see the *Vivado Libraries Guides* [Ref 11] and/or *Command Line Tools User Guide* (UG628) [Ref 13]. Constraints provided with the Integrated Block solution have been tested in hardware and provide consistent results. Constraints can be modified, but modifications should only be made with a thorough understanding of the effect of each constraint. Additionally, support is not provided for designs that deviate from the provided constraints. Although the XDC file delivered with each core shares the same overall structure and sequence of information, the content of the XDC for each core varies. The sections that follow define the structure and sequence of information in a generic XDC. # **Required Constraint Modifications** Several constraints provided in the XDC utilize hierarchical paths to elements within the integrated block. These constraints assume an instance name of *core* for the core. If a different instance name is used, replace *core* with the actual instance name in all hierarchical constraints. #### For example: Using *xilinx\_pcie\_ep* as the instance name, the physical constraint: ``` set_property LOC GTXE2_CHANNEL_X0Y7 [get_cells {core/inst/inst/gt_top_i/pipe_wrapper_i/ pipe_lane[0].gt_wrapper_i/gtx_channel.gtxe2_channel_i}] ``` #### becomes: set\_property LOC GTXE2\_CHANNEL\_X0Y7 [get\_cells {xilinx\_pcie\_ep/inst/inst/gt\_top\_i/ pipe\_wrapper\_i/pipe\_lane[0].gt\_wrapper\_i/gtx\_channel.gtxe2\_channel\_i}] The provided XDC includes blank sections for constraining user-implemented logic. While the constraints provided adequately constrain the Integrated Block core itself, they cannot adequately constrain user-implemented logic interfaced to the core. Additional constraints must be implemented by the designer. # Device, Package, and Speed Grade Selections The first section of the XDC specifies the exact device for the implementation tools to target, including the specific part, package, and speed grade. In some cases, device-specific options can be included. The device in the XDC reflects the device chosen in the Vivado™ Design Suite project. ## **User Timing Constraints** The User Timing constraints section is not populated; it is a placeholder for the designer to provide timing constraints on user-implemented logic. # **User Physical Constraints** The User Physical constraints section is not populated; it is a placeholder for the designer to provide physical constraints on user-implemented logic. # Core Pinout and I/O Constraints The Core Pinout and I/O constraints section contains constraints for I/Os belonging to the core System (SYS) and PCI Express (PCI\_EXP) interfaces. It includes location constraints for pins and I/O logic as well as I/O standard constraints. ## **Core Physical Constraints** Core physical constraints are used to limit the core to a specific area of the device and to specify locations for clock buffering and other logic instantiated by the core. # **Core Timing Constraints** This Core timing constraints section defines clock frequency requirements for the core and specifies which nets the timing analysis tool should ignore. ## **Device Selection** The device selection portion of the XDC informs the implementation tools which part, package, and speed grade to target for the design. Because Integrated Block cores are designed for specific part and package combinations, this section should not be modified by the designer. The device selection section always contains a part selection line, but can also contain part or package-specific options. An example part selection line: ``` CONFIG PART = XC7V585T-FFG1761-1 ``` # Core I/O Assignments This section controls the placement and options for I/Os belonging to the core System (SYS) interface and PCI Express (PCI\_EXP) interface. set\_property constraints in this section control the pin location and I/O options for signals in the SYS group. Locations and options vary depending on which derivative of the core is used and should not be changed without fully understanding the system requirements. ### For example: ``` set_property IOSTANDARD LVCMOS18 [get_ports sys_rst_n] set_property LOC IBUFDS_GTE2_X0Y3 [get_cells refclk_ibuf] ``` See Clocking and Resets in Chapter 3 for detailed information about reset and clock requirements. For GTX transceiver pinout information, see the "Placement Information by Package" appendix in the 7 Series FPGAs GTX/GTH Transceivers User Guide (UG476) [Ref 10]. INST constraints are used to control placement of signals that belong to the PCI\_EXP group. These constraints control the location of the transceiver(s) used, which implicitly controls pin locations for the transmit and receive differential pair. #### For example: ``` set_property LOC GTXE2_CHANNEL_X0Y7 [get_cells {pcie_7x_v2_1_0_i/inst/inst/gt_top_i/ pipe_wrapper_i/pipe_lane[0].gt_wrapper_i/gtx_channel.gtxe2_channel_i}] ``` # **Core Physical Constraints** Core physical constraints are included in the constraints file to control the location of clocking and other elements and to limit the core to a specific area of the FPGA logic. **IMPORTANT:** Specific physical constraints are chosen to match each supported device and package combination—it is very important to leave these constraints unmodified. **Note:** In certain situations where a design cannot close timing, the following AREA\_GROUP constraints can be added to XDC. ``` INST "core/*" AREA_GROUP = "AG_core" ; AREA_GROUP "AG_core" RANGE = SLICE_X136Y147:SLICE_X155Y120 ; ``` # **Core Timing Constraints** Timing constraints are provided for all integrated block solutions, although they differ based on core configuration. In all cases, they are crucial and must not be modified, except to specify the top-level hierarchical name. Timing constraints are divided into two categories: - **set\_false\_path constraints**. Used on paths where specific delays are unimportant, to instruct the timing analysis tools to refrain from issuing *Unconstrained Path* warnings. - **Frequency constraints**. Group clock nets into time groups and assign properties and requirements to those groups. Here is an example of a set\_false\_path constraint: ``` set_false_path -from [get_ports sys_rst_n] ``` Clock constraints example: First, the input reference clock period is specified, which can be 100 MHz, 125 MHz, or 250 MHz (selected in the Vivado Design Suite GUI). ``` create_clock -name sys_clk -period 10 [get_pins refclk_ibuf/0] ``` Next, the internally generated clock net and period are specified, which can be 100 MHz, 125 MHz, or 250 MHz. (*Both* clock constraints must be specified as 100 MHz, 125 MHz, or 250 MHz.) ``` create_generated_clock -name clk_125mhz -source [get_pins refclk_ibuf/0] -edges {1 2 3} -edge_shift {0 -1 -2} [get_pins ext_clk.pipe_clock_i/mmcm_i/CLKOUT0] create_generated_clock -name clk_userclk -source [get_pins refclk_ibuf/0] -edges {1 2 3} -edge_shift {0 3 6} [get_pins ext_clk.pipe_clock_i/mmcm_i/CLKOUT2] ``` # Relocating the Integrated Block Core While Xilinx does not provide technical support for designs whose system clock input, GTXE transceivers, or block RAM locations are different from the provided examples, it is possible to relocate the core within the FPGA. The locations selected in the examples provided are the recommended pinouts. These locations have been chosen based on the proximity to the PCIe® block, which enables meeting 250 MHz timing, and because they are conducive to layout requirements for add-in card design. If the core is moved, the relative location of all transceivers and clocking resources should be maintained to ensure timing closure. # **Supported Core Pinouts** Virtex®-7 FPGAs contain multiple blocks. Table 5-1 lists which blocks are available for use in these FPGAs. Kintex®-7 and Artix®-7 devices only contain one block. In some Virtex-7 family cases, not all blocks can be targeted due to the lack of bonded transceivers sites adjacent to the Integrated Block. The Integrated Blocks in FPGAs listed in Table 5-1 only support operations up to Gen2 (5.0 GT/s) speeds. For Gen 3 (8.0 GT/s) operation, see *Virtex-7 FPGA Gen3 Integrated Block for PCI Express Product Guide (PG023)* [Ref 4]. Table 5-1: Available Integrated Blocks for PCIe | Device Selection | | | Integrated Block for PCIe Location | | | | | |------------------|-----------|-------------------------------|------------------------------------|------|------|------|------| | De | vice | Package | X0Y0 | X0Y1 | X0Y2 | X1Y0 | X1Y1 | | 7un a @ 7000 | ZC7030 | | ✓ | | | | | | Zynq®-7000 | ZC7045 | | ✓ | | | | | | | XC7VX485T | FFG1157<br>FFG1761<br>FFG1930 | | | | 1 | 1 | | Virtex-7 | | FFG1158<br>FFG1927 | 1 | 1 | | 1 | 1 | | 1 | XC7V585T | FFG1157 | | 1 | 1 | | | | | | FFG1761 | ✓ | 1 | 1 | | | | | XC7V2000T | FHG1761 | ✓ | 1 | 1 | | | | | | FLG1925 | ✓ | 1 | | | | | | XC7K480T | | ✓ | | | | | | | XC7K420 | | ✓ | | | | | | | XC7K410T | | ✓ | | | | | | Kintex-7 | XC7K355T | | ✓ | | | | | | | XC7K325T | | ✓ | | | | | | | XCK7160T | | ✓ | | | | | | | XC7K70T | | ✓ | | | | | | Artix-7 | XC7A100T | | ✓ | | | | | | ALUX-/ | XC7A200T | | ✓ | | | | | Table 5-2 defines the supported core pinouts for the available 7 series part and package combinations. The Vivado tool provides an XDC for the selected part and package that matches the table contents. **Table 5-2:** Supported Core Pinouts | Package | Device | Integrated<br>Block Location | Lane | X1 | X2 | X4 | X8 | |-----------|-------------------------|------------------------------|---------|-------|-------|-------|-----------| | | | | Lane 0 | X0Y3 | X0Y3 | X0Y3 | | | ED C 40 4 | XC7K70T | X0Y0 | Lane 1 | | X0Y2 | X0Y2 | Not | | FBG484 | XC7K160T | 7010 | Lane 2 | | | X0Y1 | Supported | | | | | Lane 3 | | | X0Y0 | | | | XC7K70T | | Lane 0 | X0Y7 | X0Y7 | X0Y7 | X0Y7 | | FBG676 | XC7K160T | | | | | | | | FBG070 | XC7K325T | | Lane 1 | | X0Y6 | X0Y6 | X0Y6 | | | XC7K410T | | | | | | | | | XC7K160T | | | | | | | | FFG676 | XC7K325T | | Lane 2 | | | X0Y5 | X0Y5 | | | XC7K410T | X0Y0 | | | | | | | FBG900 | XC7K325T | | Lane 3 | | | X0Y4 | X0Y4 | | 100300 | XC7K410T | | Larie 5 | | | 7014 | | | FFG900 | XC7K325T | | Lane 4 | | | | X0Y3 | | 110300 | XC7K410T | | Lane 5 | | | | X0Y2 | | FFG1761 | XC7V585T | | Lane 6 | | | | X0Y1 | | FHG1761 | XC7V2000T | | Lane 7 | | | | X0Y0 | | | | | Lane 0 | X0Y11 | X0Y11 | X0Y11 | X0Y11 | | FFG1158 | XC7VX485T | | Lane 1 | | X0Y10 | X0Y10 | X0Y10 | | | | | Lane 2 | | | X0Y9 | X0Y9 | | | | X0Y0 | Lane 3 | | | X0Y8 | X0Y8 | | FFG1927 | XC7VX485T | X010 | Lane 4 | | | | X0Y7 | | | | | Lane 5 | | | | X0Y6 | | EL C102E | VC7V2000T | | Lane 6 | | | | X0Y5 | | FLG1925 | XC7V2000T | | Lane 7 | | | | X0Y4 | | | | | Lane 0 | X0Y15 | X0Y15 | X0Y15 | X0Y15 | | | | | Lane 1 | | X0Y14 | X0Y14 | X0Y14 | | | | | Lane 2 | | | X0Y13 | X0Y13 | | FF.C.0.1 | V671/2555(1) | V0V2 | Lane 3 | | | X0Y12 | X0Y12 | | FFG901 | XC7K355T <sup>(1)</sup> | X0Y0 | Lane 4 | | | | X0Y11 | | | | | Lane 5 | | | | X0Y10 | | | | | Lane 6 | | | | X0Y9 | | | | | Lane 7 | | | | X0Y8 | Table 5-2: Supported Core Pinouts (Cont'd) | Package | Device | Integrated<br>Block Location | Lane | X1 | X2 | X4 | Х8 | |----------------|----------------------|------------------------------|--------|-------|-------|-------|-------| | FFG901 | XC7K420T<br>XC7K480T | X0Y0 | Lane 0 | X0Y19 | X0Y19 | X0Y19 | X0Y19 | | FFG1156 | XC7K420T<br>XC7K480T | X0Y0 | Lane 1 | | X0Y18 | X0Y18 | X0Y18 | | FFG1157 | XC7V585T | | Lane 0 | X0Y19 | X0Y19 | X0Y19 | X0Y19 | | FFG1761 | XC7V585T | | Lane 1 | | X0Y18 | X0Y18 | X0Y18 | | FHG1761 | XC7V2000T | | Lane 2 | | | X0Y17 | X0Y17 | | | | X0Y1 | Lane 3 | | | X0Y16 | X0Y16 | | | | VOLI | Lane 4 | | | | X0Y15 | | FLG1925 | XC7V2000T | | Lane 5 | | | | X0Y14 | | | | | Lane 6 | | | | X0Y13 | | | | | Lane 7 | | | | X0Y12 | | FFG1158 | XC7VX485T | | Lane 0 | X0Y23 | X0Y23 | X0Y23 | X0Y23 | | | | | Lane 1 | | X0Y22 | X0Y22 | X0Y22 | | | | | Lane 2 | | | X0Y21 | X0Y21 | | | | X0Y1 | Lane 3 | | | X0Y20 | X0Y20 | | FFG1927 XC7V48 | XC7V485T | YOTI | Lane 4 | | | | X0Y19 | | | | | Lane 5 | | | | X0Y18 | | | | | Lane 6 | | | | X0Y17 | | | | | Lane 7 | | | | X0Y16 | | FFG1157 | XC7V585T | | Lane 0 | X0Y31 | X0Y31 | X0Y31 | X0Y31 | | FFG1137 | AC7 V 3631 | | Lane 1 | | X0Y30 | X0Y30 | X0Y30 | | | | | Lane 2 | | | X0Y29 | X0Y29 | | | | X0Y2 | Lane 3 | | | X0Y28 | X0Y28 | | FFG1761 | XC7V585T | X012 | Lane 4 | | | | X0Y27 | | | | | Lane 5 | | | | X0Y26 | | | | | Lane 6 | | | | X0Y25 | | FHG1761 | XC7V2000T | | Lane 7 | | | | X0Y24 | | EEC11E7 | | | Lane 0 | X1Y11 | X1Y11 | X1Y11 | X1Y11 | | FFG1157 | | | Lane 1 | | X1Y10 | X1Y10 | X1Y10 | | FFG1158 | XC7VX485T X1Y0 | | Lane 2 | | | X1Y9 | X1Y9 | | 1101130 | | Lane 3 | | | X1Y8 | X1Y8 | | | EEC1761 | | VIIO | Lane 4 | | | | X1Y7 | | FFG1761 | | | Lane 5 | | | | X1Y6 | | FFG1927 | | | Lane 6 | | | | X1Y5 | | FFG1930 | | Lane 7 | | | | X1Y4 | | Table 5-2: Supported Core Pinouts (Cont'd) | Package | Device | Integrated<br>Block Location | Lane | X1 | X2 | X4 | Х8 | |---------|-----------|------------------------------|--------|-------|-------|-------|-------| | FFG1157 | | | Lane 0 | X1Y23 | X1Y23 | X1Y23 | X1Y23 | | ITG1137 | | | Lane 1 | | X1Y22 | X1Y22 | X1Y22 | | FFG1158 | | 40FT V4V4 | Lane 2 | | | X1Y21 | X1Y21 | | LLG1130 | XC7VX485T | | Lane 3 | | | X1Y20 | X1Y20 | | FFG1761 | XC/VX4851 | X1Y1 | Lane 4 | | | | X1Y19 | | FFG1/01 | | | Lane 5 | | | | X1Y18 | | FFG1927 | | | Lane 6 | | | | X1Y17 | | FFG1930 | | | Lane 7 | | | | X1Y16 | #### **Notes:** <sup>1.</sup> The default GTX transceiver locations for the XC7K355T are not pin compatible with the XC7K420T and XC7K480T in the FFG901 package. If migration compatibility is desired, change the XC7K355T GTX transceiver locations to be as follows: Lane 0: X0Y19; Lane 1: X0Y18; Lane 2: X0Y17; Lane 3: X0Y16; Lane 4: X0Y15; Lane 5: X0Y14; Lane 6: X0Y13; Lane 7: X0Y12. # Getting Started Example Design This chapter provides an overview of the 7 Series FPGAs Integrated Block for PCI Express® example design and instructions for generating the core. It also includes information about simulating and implementing the example design using the provided demonstration test bench. For current information on generating, simulating, and implementing the core, see the release notes provided with the core that is generated using the Vivado™ Design Suite. # **Directory and File Contents** The 7 Series FPGAs Integrated Block for PCI Express example design directories and their associated files are defined in the sections that follow. When core is generated in Vivado Design Suite, the directory structure generated differs for Endpoint design and Root port design, as explained below. The project name and the component name can be customized; however, the default project name is $project_1$ and the default component name is $pcie_7x_0$ . **IMPORTANT:** The default project and component names are used in this explanation of the example design. # **Endpoint Solution** The Endpoint Solution directory structure is shown Figure 6-1. **Note:** The files indicated by [vhd] are also generated with the VHDL version of the core, with a . vhd extension. Figure 6-1: Example Design: Endpoint Solution directory ## project\_1/project\_1.src/sources\_1/ip/pcie\_7x\_0 This is the main directory for all directories. The name of the directory is project\_1, by default. ## pcie\_7x\_0 This is the directory created based on the component name specified. By default this directory is $pcie_7x_0$ . This directory consists of three subdirectories: source, simulation and $example_design$ . These are described in detail in the following sections. #### source This directory contains the core top-level module definition. This module is instantiated in the Vivado Design Suite-generated top-level wrapper file, which exists in the sim and synth directories, in parallel to this directory. File name (Verilog format): pcie\_7x\_<version\_number>\_top.v. For example: pcie\_7x\_v2\_1\_top.v. File name (VHDL format): pcie\_7x\_<version\_number>\_top.vhd. For example: pcie\_7x\_v2\_1\_top.vhd. #### sim This directory contains the Vivado Design Suite-generated top-level wrapper file used for simulation. The file name is based on the component name you have specified. The default name is $pcie_7x_0.v$ . This file contains the core top-level module definition which instantiates the module $pcie_7x_<$ version\_number>\_top.v or $pcie_7x_<$ version\_number>\_top.vhd. ## synth This directory contains the Vivado Design Suite-generated top-level wrapper file used for synthesis. The file name is based the component name you have specified. The default name is $pcie_7x_0.v$ . This file contains the core top-level module definition which instantiates the module $pcie_7x_v$ -version\_number>\_top.v or $pcie_7x_v$ -version\_number>\_top.vhd. ## pcie\_7x\_0/source This directory contains all source files for the PCI Express core. Table 6-1: pcie\_7x\_0/source Directory | Name | Description | | |------------------------------------------|----------------------------------------------------------------------------------------|--| | pcie_7x_0_core_top.v [vhd] | PCIe core top file. Contains the instances of pcie_top and gt_top. | | | pcie_7x_0_axi_basic_rx_null_gen.v [vhd] | | | | pcie_7x_0_axi_basic_rx_pipeline.v [vhd] | | | | pcie_7x_0_axi_basic_rx.v [vhd] | | | | pcie_7x_0_axi_basic_top.v [vhd] | AXI-4 stream interface modules for the 7 series FPGA Integrated block for PCI Express. | | | pcie_7x_0_axi_basic_tx_pipeline.v [vhd] | antegrated stock for the Expression | | | pcie_7x_0_axi_basic_tx_thrtl_ctl.v [vhd] | | | | pcie_7x_0_axi_basic_tx.v [vhd] | | | Table 6-1: pcie\_7x\_0/source Directory (Cont'd) | Name | Description | | |--------------------------------------|---------------------------------------------------------------------------|--| | pcie_7x_0_gt_top.v [vhd] | | | | pcie_7x_0_gtp_pipe_drp.v | | | | pcie_7x_0_gtp_pipe_rate.v | | | | pcie_7x_0_gtp_pipe_reset.v | | | | pcie_7x_0_gt_rx_valid_filter_7x.v | | | | pcie_7x_0_gt_wrapper.v | | | | pcie_7x_0_pipe_clock.v | | | | pcie_7x_0_pipe_drp.v | | | | pcie_7x_0_pipe_eq.v | GTX and GTP Wrapper files for the 7 series FPGA Integrated | | | pcie_7x_0_pipe_rate.v | block for PCI Express. | | | pcie_7x_0_pipe_reset.v | | | | pcie_7x_0_pipe_sync.v | | | | pcie_7x_0_pipe_user.v | | | | pcie_7x_0_pipe_wrapper.v | | | | pcie_7x_0_qpll_drp.v | | | | pcie_7x_0_qpll_reset.v | | | | pcie_7x_0_qpll_wrapper.v | | | | pcie_7x_0_rxeq_scan.v | | | | pcie_7x_0_pcie_bram_7x.v [vhd] | | | | pcie_7x_0_pcie_brams_7x.v [vhd] | Block RAM modules for the 7 series FPGA Integrated block for PCI Express. | | | pcie_7x_0_pcie_bram_top_7x.v [vhd] | · | | | pcie_7x_0_pcie_top.v [vhd] | PCIe core wrapper files. | | | pcie_7x_0_pcie_7x.v [vhd] | rele core wrapper riles. | | | pcie_7x_0_pcie_pipe_lane.v [vhd] | | | | pcie_7x_0_pcie_pipe_misc.v [vhd] | PIPE module for the 7 series FPGA integrated block for PCIe. | | | pcie_7x_0_pcie_pipe_pipeline.v [vhd] | | | | pcie_7x_0_clocks.xdc | Contains all clock constraints required for the Out Of Context (OOC) flow | | | pcie_7x_0_ooc.xdc | Out Of Context XDC file. | | | pcie_7x_0-PCIE_X0Y0.xdc | PCIe core-level XDC file. | | Back to Top ## pcie\_7x\_0/example\_design This directory contains all the example design files required for the example\_design. Table 6-2: pcie\_7x\_0/example\_design Directory | Name | Description | |-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EP_MEM.v [vhd] | PIO Example design files | | pcie_app_7x.v [vhd] | | | PIO_EP_MEM_ACCESS.v [vhd] | | | PIO_EP.v [vhd] | | | PIO_RX_ENGINE.v [vhd] | | | PIO_TO_CTRL.v [vhd] | | | PIO_TX_ENGINE.v [vhd] | | | PIO.v [vhd] | | | xilinx_pcie_2_1_ep_7x.v [vhd] | Xilinx example design top-level file. It contains the instances of the pipe_clock block PIO design top module and core top module (wrapper generated by Vivado Design Suite). | | xilinx_pcie_7x_ep_x8g2.xdc | XDC file for example design. The file name reflects the link width and speed, as per the user provided configuration. | Back to Top ## pcie\_7x\_0/simulation This directory contains all the simulation related files. This directory consists of three subdirectories: dsport, functional and tests. ## pcie\_7x\_0/hierarchy.txt This text file explains the hierarchy of the entire example design with the names of the files down the hierarchy. ## pcie\_7x\_0/simulation/dsport This directory contains the dsport model files. Table 6-3: pcie\_7x\_0/simulation/dsport Directory | Name | Description | |----------------------------------|------------------------| | pcie_2_1_rport_7x.v [vhd] | | | pcie_axi_trn_bridge.v [vhd] | | | pci_exp_expect_tasks.vh | | | pci_exp_usrapp_cfg.v [vhd] | | | pci_exp_usrapp_com.v [vhd] | Root port models files | | pci_exp_usrapp_pl.v [vhd] | | | pci_exp_usrapp_rx.v [vhd] | | | pci_exp_usrapp_tx.v [vhd] | | | xilinx_pcie_2_1_rport_7x.v [vhd] | | Back to Top ## pcie\_7x\_0/simulation/functional This directory consists of the top-level test bench and clock generation modules. Table 6-4: pcie\_7x\_0/simulation/functional Directory | Name | Description | |------------------------|-----------------------------------| | board_common.vh | Contains test bench definitions. | | board.v [vhd] | Top-level test bench file. | | sys_clk_gen_ds.v [vhd] | System differential clock source. | | sys_clk_gen.v [vhd] | System clock source. | Back to Top # pcie\_7x\_0/simulation/tests This directory consists of the test cases. Table 6-5: pcie\_7x\_0/simulation/tests Directory | Name | Description | | |-----------------|-----------------------------------------|--| | sample_tests.vh | Test definition for example test bench. | | | tests.vh | | | Back to Top ## **Root Port Solution** The Root Port Solution directory structure is shown in Figure 6-2. The file directory structure is same as Endpoint solution except the simulation directory. **Note:** The files indicated by [vhd] are also generated with the VHDL version of the core, with a .vhd extension. Figure 6-2: Example Design: Root Port Solution Directory Structure ## project\_1/project\_1.src/sources\_1/ip/pcie\_7x\_0 This is the main directory for all directories. The name of the directory is project\_1, by default. ## pcie\_7x\_0 This directory is created based on the component name specified. By default this directory is $pcie_7x_0$ . It consists of three subdirectories: source, simulation and $example_design$ . These are described in detail in the following sections. ### source This directory contains the core top-level module definition. This module is instantiated in the Vivado Design Suite-generated top-level wrapper file, which exists in the sim and synth directories, in parallel to this directory. File name (Verilog format): pcie\_7x\_<version\_number>\_top.v. For example: pcie\_7x\_v2\_1\_top.v. File name (VHDL format): pcie\_7x\_<version\_number>\_top.vhd. For example: pcie\_7x\_v2\_1\_top.vhd. #### sim This directory contains the Vivado Design Suite-generated top-level wrapper file used for simulation. The file name is based on the component name you have specified. The default name is $pcie_7x_0.v$ . This file contains the core top-level module definition which instantiates the module $pcie_7x_<$ version\_number>\_top.v or $pcie_7x_<$ version\_number>\_top.vhd. ## synth This directory contains the Vivado Design Suite-generated top-level wrapper file used for synthesis. The file name is based the component name you have specified. The default name is $pcie_7x_0.v$ . This file contains the core top-level module definition which instantiates the module $pcie_7x_<$ version\_number>\_top.v or $pcie_7x_<$ version\_number>\_top.vhd. ## pcie\_7x\_0/source This directory contains all source files for the PCI Express core. *Table 6-6:* pcie\_7x\_0/source Directory | Name | Description | | |------------------------------------------|----------------------------------------------------------------------------------------|--| | pcie_7x_0_core_top.v [vhd] | PCIe core top file. Contains the instances of pcie_top and gt_top. | | | pcie_7x_0_axi_basic_rx_null_gen.v [vhd] | | | | pcie_7x_0_axi_basic_rx_pipeline.v [vhd] | | | | pcie_7x_0_axi_basic_rx.v [vhd] | AXI-4 stream interface modules for the 7 series FPGA Integrated block for PCI Express. | | | pcie_7x_0_axi_basic_top.v [vhd] | | | | pcie_7x_0_axi_basic_tx_pipeline.v [vhd] | g | | | pcie_7x_0_axi_basic_tx_thrtl_ctl.v [vhd] | | | | pcie_7x_0_axi_basic_tx.v [vhd] | | | Table 6-6: pcie\_7x\_0/source Directory (Cont'd) | Name | Description | | | | |--------------------------------------|----------------------------------------------------------------------------|--|--|--| | pcie_7x_0_gt_top.v [vhd] | | | | | | pcie_7x_0_gtp_pipe_drp.v | | | | | | pcie_7x_0_gtp_pipe_rate.v | | | | | | pcie_7x_0_gtp_pipe_reset.v | | | | | | pcie_7x_0_gt_rx_valid_filter_7x.v | | | | | | pcie_7x_0_gt_wrapper.v | | | | | | pcie_7x_0_pipe_clock.v | | | | | | pcie_7x_0_pipe_drp.v | | | | | | pcie_7x_0_pipe_eq.v | GTX and GTP Wrapper files for the 7 series FPGA Integrated | | | | | pcie_7x_0_pipe_rate.v | block for PCI Express. | | | | | pcie_7x_0_pipe_reset.v | | | | | | pcie_7x_0_pipe_sync.v | | | | | | pcie_7x_0_pipe_user.v | | | | | | pcie_7x_0_pipe_wrapper.v | | | | | | pcie_7x_0_qpll_drp.v | | | | | | pcie_7x_0_qpll_reset.v | _ | | | | | pcie_7x_0_qpll_wrapper.v | | | | | | pcie_7x_0_rxeq_scan.v | | | | | | pcie_7x_0_pcie_bram_7x.v [vhd] | | | | | | pcie_7x_0_pcie_brams_7x.v [vhd] | Block RAM modules for the 7 series FPGA Integrated block for PCI Express. | | | | | pcie_7x_0_pcie_bram_top_7x.v [vhd] | | | | | | pcie_7x_0_pcie_top.v [vhd] | PCIe core wrapper files. | | | | | pcie_7x_0_pcie_7x.v [vhd] | rele core wrapper mes. | | | | | pcie_7x_0_pcie_pipe_lane.v [vhd] | | | | | | pcie_7x_0_pcie_pipe_misc.v [vhd] | PIPE module for the 7 series FPGA integrated Block for PCI Express. | | | | | pcie_7x_0_pcie_pipe_pipeline.v [vhd] | | | | | | pcie_7x_0_clocks.xdc | Contains all clock constraints required for the Out Of Context (OOC) flow. | | | | | pcie_7x_0_ooc.xdc | OOC XDC file. | | | | | pcie_7x_0-PCIE_X0Y0.xdc | PCIe core-level XDC file. | | | | Back to Top # pcie3\_7x\_0/example\_design This directory contains all the example design files required for the example\_design. Table 6-7: pcie\_7x\_0/example\_design Directory | Name | Description | |----------------------------------|-----------------------------------------------------------------------------------------------------------------------| | cgator_cfg_rom.data | Configurator block files. | | cgator_controller.v [vhd] | | | cgator_cpl_decoder.v [vhd] | | | cgator_gen2_enabler.v [vhd] | | | cgator_pkt_generator.v [vhd] | | | cgator_tx_mux.v [vhd] | | | cgator.v [vhd] | | | cgator_wrapper.v [vhd] | | | pio_master_checker.v [vhd] | PIO example design files. | | pio_master_controller.v [vhd] | | | pio_master_pkt_generator.v [vhd] | | | pio_master.v [vhd] | | | xilinx_pcie_2_1_rport_7x.v [vhd] | Example design top-level file. This consists of the instances of PIO master and the core top file. | | xilinx_pcie_7x_rp_x8g2.xdc | XDC file for example design. The file name reflects the link width and speed, as per the user provided configuration. | Back to Top ## pcie\_7x\_0/simulation/ep This directory contains the Endpoint (EP) model files. Table 6-8: pcie\_7x\_0/simulation/ep Directory | Name | Description | |------------------------------|----------------------------| | EP_MEM.v [vhd] | | | pcie_2_1_ep_7x.v [vhd] | | | pcie_app_7vx.v[vhd] | | | PIO_EP_MEM_ACCESS.v[vhd] | | | PIO_EP.v[vhd] | EP model files. | | PIO_RX_ENGINE.v[vhd] | | | PIO_TO_CTRL.v[vhd] | | | PIO_TX_ENGINE.v[vhd] | | | PIO.v[vhd] | | | xilinx_pcie_2_1_ep_7x.v[vhd] | EP model top-level module. | Back to Top ## pcie\_7x\_0/simulation/functional This directory consists of the top-level test bench and clock generation modules. Table 6-9: pcie\_7x\_0/simulation/functional Directory | Name | Description | |--------------------|------------------------------| | board.v[vhd] | Top-level test bench file. | | sys_clk_gen.v[vhd] | System clock generator file. | Back to Top # **Example Design** The example simulation design for the Endpoint configuration of the integrated block consists of two discrete parts: - The Root Port Model, a test bench that generates, consumes, and checks PCI Express bus traffic. - The Programmed Input/Output (PIO) example design, a completer application for PCI Express. The PIO example design responds to Read and Write requests to its memory space and can be synthesized for testing in hardware. # **Simulation Design Overview** For the simulation design, transactions are sent from the Root Port Model to the Integrated Block core (configured as an Endpoint) and processed by the PIO example design. Figure 6-3 illustrates the simulation design provided with the Integrated Block core. For more information about the Root Port Model, see Root Port Model Test Bench for Endpoint in Chapter 7. **Endpoint DUT for PCI Express** Figure 6-3: Simulation Example Design Block Diagram # **Implementation Design Overview** The implementation design consists of a simple PIO example that can accept read and write transactions and respond to requests, as illustrated in Figure 6-4. Source code for the example is provided with the core. For more information about the PIO example design, see Chapter 7, Example Design and Model Test Bench for Endpoint Configuration. Figure 6-4: Implementation Example Design Block Diagram # **Example Design Elements** The PIO example design elements include: - · Core wrapper - An example Verilog HDL or VHDL wrapper (instantiates the cores and example design) - A customizable demonstration test bench to simulate the example design The example design has been tested and verified with Vivado Design Suite and these simulators: - Mentor Graphics Questa SIM - Vivado Simulator For the supported versions of these tools, see the *Xilinx Design Tools: Release Notes Guide* $^{(3)}$ . # **Generating the Core** To generate a core using the default values in the Vivado IP catalog, follow these steps: - 1. Start the Vivado IP catalog. - 2. Select File > New Project. 3. Enter a project name and location, then click **OK**. This example uses project\_name.cpg and project\_dir. The Project Options dialog box appears (Figure 6-5). Figure 6-5: New Project Dialog Box 4. Set the project options (Figure 6-6 through Figure 6-11): Figure 6-6: Project Name Figure 6-7: Add Sources Figure 6-8: Add Existing IP (Optional) Figure 6-9: Add Constraints (Optional) Figure 6-10: Default Part Figure 6-11: New Project Summary 5. Set the project options (Figure 6-6): From the Part tab, select these options: Family: Virtex7 **Device**: xc7v485t Package: ffg1157 Speed Grade: -3 **Note:** If an unsupported silicon device is selected, the core is dimmed (unavailable) in the list of cores. 6. Locate the core in the selection tree under Standard Bus Interfaces/PCI Express; then double-click the core name to display the Integrated Block main screen. Figure 6-12: Vivado Project Manager Figure 6-13: Vivado IP Catalog 7. In the Component Name field, enter a name for the core. <component\_name> is used in this example. Figure 6-14: Integrated Block Core Configuration GUI - 8. From the Device/Port Type drop-down menu, select the appropriate device/port type of the core (Endpoint or Root Port). - 9. Click **OK** to generate the core using the default parameters. - 10. In the Design sources tab, right-click the xci file. - 11. Select Generate. - 12. Select **All** to generate the core with the default parameters. ## **Implementation** To run the implementation on the generated core: - 1. Right-click the xci file. - 2. Select Open IP example design. A new Vivado tool window opens with the project name "example\_project" within the project directory. In this new window, select the Run Synthesis and Run Implementation buttons and generate a bitstream either in sequence or any at a time. Click the **Generate** **Bitstream** button to run all steps: synthesis, implementation, and bitstream. Click **Implementation** to runs synthesis first and then implementation. Figure 6-15: Example Project ## **Endpoint Configuration** The simulation environment provided with the 7 Series FPGAs Integrated Block for PCI Express core in Endpoint configuration performs simple memory access tests on the PIO example design. Transactions are generated by the Root Port Model and responded to by the PIO example design. - PCI Express Transaction Layer Packets (TLPs) are generated by the test bench transmit User Application (pci\_exp\_usrapp\_tx). As it transmits TLPs, it also generates a log file, tx.dat. - PCI Express TLPs are received by the test bench receive User Application (pci\_exp\_usrapp\_rx). As the user application receives the TLPs, it generates a log file, rx.dat. For more information about the test bench, see Root Port Model Test Bench for Endpoint in Chapter 7. ## **Simulation** The example design provides a guick way to simulate and observe the behavior of the core. ## Simulating the Example Design The example design provides a quick way to simulate and observe the behavior of the core for PCI Express Endpoint and Root Port Example design projects generated using the Vivado Design Suite. Vivado Simulator and the Questa Simulator are currently supported, with Vivado Simulator as the default simulator. The simulator uses the example design test bench and test cases provided along with the example design for both of the design configurations. For any project (PCI Express core) generated out of the box, the simulations can be run as follows: 1. In the Sources Window, right-click the example project file (.xci), and select **Open IP Example Design**. The example project is created. 2. In the Flow Navigator (left-hand pane), under Simulation, right-click **Run Simulation** and select **Run Behavioral Simulation**. **Note:** The post-synthesis and post-implementation simulation options are not supported for the PCI Express block. After the Run Behavioral Simulation Option is running, you can observe the compilation and elaboration phase through the activity in the **Tcl Console**, and in the Simulation tab of the **Log** Window. 3. In Tcl Console, type the run all command and press **Enter**. This runs the complete simulation as per the test case provided in example design test bench. After the simulation is complete, the result can be viewed in the **Tcl Console**. To change the simulators: - 1. In the Flow Navigator, under Simulation, select **Simulation Settings**. - In the Project Settings for Simulation dialog box, change the Target Simulator to Questa Sim/ModelSim. - 3. When prompted, click **Yes** to change and then run the simulator. **IMPORTANT:** For configurations with the Silicon Revision option set to Initial\_ES, simulation is not supported. Only implementation is supported. If simulation is performed, it will result in DRP monitor errors. # Example Design and Model Test Bench for Endpoint Configuration ## Programmed Input/Output: Endpoint Example Design Programmed Input/Output (PIO) transactions are generally used by a PCI Express® system host CPU to access Memory Mapped Input/Output (MMIO) and Configuration Mapped Input/Output (CMIO) locations in the PCI Express logic. Endpoints for PCI Express accept Memory and I/O Write transactions and respond to Memory and I/O Read transactions with Completion with Data transactions. The PIO example design (PIO design) is included with the 7 Series FPGAs Integrated Block for PCI Express in Endpoint configuration generated by the Vivado™ IP catalog, which allows users to bring up their system board with a known established working design to verify the link and functionality of the board. **Note:** The PIO design Port Model is shared by the 7 Series FPGAs Integrated Block for PCI Express, Endpoint Block Plus for PCI Express, and Endpoint PIPE for PCI Express solutions. This appendix represents all the solutions generically using the name Endpoint for PCI Express (or Endpoint for PCIe®). ## **System Overview** The PIO design is a simple target-only application that interfaces with the Endpoint for PCIe core Transaction (AXI4-Stream) interface and is provided as a starting point for customers to build their own designs. These features are included: - Four transaction-specific 2 KB target regions using the internal Xilinx FPGA block RAMs, providing a total target space of 8192 bytes - Supports single DWORD payload Read and Write PCI Express transactions to 32-/64-bit address memory spaces and I/O space with support for completion TLPs - Utilizes the (rx\_bar\_hit[7:0]) m\_axis\_rx\_tuser[9:2] signals of the core to differentiate between TLP destination Base Address Registers Provides separate implementations optimized for 32-bit, 64-bit, and 128-bit AXI4-Stream interfaces Figure 7-1 illustrates the PCI Express system architecture components, consisting of a Root Complex, a PCI Express switch device, and an Endpoint for PCIe. PIO operations move data downstream from the Root Complex (CPU register) to the Endpoint, and/or upstream from the Endpoint to the Root Complex (CPU register). In either case, the PCI Express protocol request to move the data is initiated by the host CPU. Figure 7-1: PCI Express System Overview Data is moved downstream when the CPU issues a store register to a MMIO address command. The Root Complex typically generates a Memory Write TLP with the appropriate MMIO location address, byte enables, and the register contents. The transaction terminates when the Endpoint receives the Memory Write TLP and updates the corresponding local register. Data is moved upstream when the CPU issues a load register from a MMIO address command. The Root Complex typically generates a Memory Read TLP with the appropriate MMIO location address and byte enables. The Endpoint generates a Completion with Data TLP after it receives the Memory Read TLP. The Completion is steered to the Root Complex and payload is loaded into the target register, completing the transaction. #### **PIO Hardware** The PIO design implements a 8192 byte target space in FPGA block RAM, behind the Endpoint for PCIe. This 32-bit target space is accessible through single DWORD I/O Read, I/O Write, Memory Read 64, Memory Write 64, Memory Read 32, and Memory Write 32 TLPs. The PIO design generates a completion with one DWORD of payload in response to a valid Memory Read 32 TLP, Memory Read 64 TLP, or I/O Read TLP request presented to it by the core. In addition, the PIO design returns a completion without data with successful status for I/O Write TLP request. The PIO design processes a Memory or I/O Write TLP with one DWORD payload by updating the payload into the target address in the FPGA block RAM space. #### **Base Address Register Support** The PIO design supports four discrete target spaces, each consisting of a 2 KB block of memory represented by a separate Base Address Register (BAR). Using the default parameters, the IP catalog tool produces a core configured to work with the PIO design defined in this section, consisting of: - One 64-bit addressable Memory Space BAR - One 32-bit Addressable Memory Space BAR Users can change the default parameters used by the PIO design; however, in some cases they might need to change the back-end User Application depending on their system. See Changing IP Catalog Default BAR Settings for information about changing the default IP catalog parameters and the effect on the PIO design. Each of the four 2 KB address spaces represented by the BARs corresponds to one of four 2 KB address regions in the PIO design. Each 2 KB region is implemented using a 2 KB dual-port block RAM. As transactions are received by the core, the core decodes the address and determines which of the four regions is being targeted. The core presents the TLP to the PIO design and asserts the appropriate bits of (rx\_bar\_hit[7:0]) m\_axis\_rx\_tuser[9:2], as defined in Table 7-1. Table 7-1: TLP Traffic Types | Block RAM | TLP Transaction Type | Default BAR | rx_bar_hit[7:0] | |-----------|----------------------------------------------------------------|---------------|-----------------| | ep_mem0 | I/O TLP transactions | Disabled | Disabled | | ep_mem1 | 32-bit address Memory TLP transactions | 2 | 0000_0100b | | ep_mem2 | 64-bit address Memory TLP transactions | 0-1 | 0000_0010b | | ep_mem3 | 32-bit address Memory TLP<br>transactions destined for<br>EROM | Expansion ROM | 0100_0000b | #### **Changing IP Catalog Default BAR Settings** Users can change the IP catalog parameters and continue to use the PIO design to create customized Verilog or VHDL source to match the selected BAR settings. However, because the PIO design parameters are more limited than the core parameters, consider these example design limitations when changing the default IP catalog parameters: - The example design supports one I/O space BAR, one 32-bit Memory space (that cannot be the Expansion ROM space), and one 64-bit Memory space. If these limits are exceeded, only the first space of a given type is active—accesses to the other spaces do not result in completions. - Each space is implemented with a 2 KB memory. If the corresponding BAR is configured to a wider aperture, accesses beyond the 2 KB limit wrap around and overlap the 2 KB memory space. - The PIO design supports one I/O space BAR, which by default is disabled, but can be changed if desired. Although there are limitations to the PIO design, Verilog or VHDL source code is provided so users can tailor the example design to their specific needs. #### **TLP Data Flow** This section defines the data flow of a TLP successfully processed by the PIO design. For detailed information about the interface signals within the sub-blocks of the PIO design, see Receive Path, page 265 and Transmit Path, page 266. The PIO design successfully processes single DWORD payload Memory Read and Write TLPs and I/O Read and Write TLPs. Memory Read or Memory Write TLPs of lengths larger than one DWORD are not processed correctly by the PIO design; however, the core *does* accept these TLPs and passes them along to the PIO design. If the PIO design receives a TLP with a length of greater than one DWORD, the TLP is received completely from the core and discarded. No corresponding completion is generated. #### Memory and I/O Write TLP Processing When the Endpoint for PCIe receives a Memory or I/O Write TLP, the TLP destination address and transaction type are compared with the values in the core BARs. If the TLP passes this comparison check, the core passes the TLP to the Receive AXI4-Stream interface of the PIO design. The PIO design handles Memory writes and I/O TLP writes in different ways: the PIO design responds to I/O writes by generating a Completion Without Data (cpl), a requirement of the PCI Express specification. Along with the start of packet, end of packet, and ready handshaking signals, the Receive AXI4-Stream interface also asserts the appropriate (rx\_bar\_hit[7:0]) m\_axis\_rx\_tuser[9:2] signal to indicate to the PIO design the specific destination BAR that matched the incoming TLP. On reception, the RX State Machine of the PIO design processes the incoming Write TLP and extracts the TLPs data and relevant address fields so that it can pass this along to the internal block RAM write request controller of the PIO design. Based on the specific rx\_bar\_hit[7:0] signal asserted, the RX State Machine indicates to the internal write controller the appropriate 2 KB block RAM to use prior to asserting the write enable request. For example, if an I/O Write Request is received by the core targeting BARO, the core passes the TLP to the PIO design and asserts rx\_bar\_hit[0]. The RX State machine extracts the lower address bits and the data field from the I/O Write TLP and instructs the internal Memory Write controller to begin a write to the block RAM. In this example, the assertion of rx\_bar\_hit[0] instructed the PIO memory write controller to access ep\_mem0 (which by default represents 2 KB of I/O space). While the write is being carried out to the FPGA block RAM, the PIO design RX state machine deasserts the m\_axis\_rx\_tready, causing the Receive AXI4-Stream interface to stall receiving any further TLPs until the internal Memory Write controller completes the write to the block RAM. Deasserting m\_axis\_rx\_tready in this way is not required for all designs using the core—the PIO design uses this method to simplify the control logic of the RX state machine. #### Memory and I/O Read TLP Processing When the Endpoint for PCIe receives a Memory or I/O Read TLP, the TLP destination address and transaction type are compared with the values programmed in the core BARs. If the TLP passes this comparison check, the core passes the TLP to the Receive AXI4-Stream interface of the PIO design. Along with the start of packet, end of packet, and ready handshaking signals, the Receive AXI4-Stream interface also asserts the appropriate rx\_bar\_hit[7:0] signal to indicate to the PIO design the specific destination BAR that matched the incoming TLP. On reception, the state machine of the PIO design processes the incoming Read TLP and extracts the relevant TLP information and passes it along to the internal block RAM read request controller of the PIO design. Based on the specific rx\_bar\_hit[7:0] signal asserted, the RX state machine indicates to the internal read request controller the appropriate 2 KB block RAM to use before asserting the read enable request. For example, if a Memory Read 32 Request TLP is received by the core targeting the default MEM32 BAR2, the core passes the TLP to the PIO design and asserts rx\_bar\_hit[2]. The RX State machine extracts the lower address bits from the Memory 32 Read TLP and instructs the internal Memory Read Request controller to start a read operation. In this example, the assertion of rx\_bar\_hit[2] instructs the PIO memory read controller to access the Mem32 space, which by default represents 2 KB of memory space. A notable difference in handling of memory write and read TLPs is the requirement of the receiving device to return a Completion with Data TLP in the case of memory or I/O read request. While the read is being processed, the PIO design RX state machine deasserts m\_axis\_rx\_tready, causing the Receive AXI4-Stream interface to stall receiving any further TLPs until the internal Memory Read controller completes the read access from the block RAM and generates the completion. Deasserting m\_axis\_rx\_tready in this way is not required for all designs using the core. The PIO design uses this method to simplify the control logic of the RX state machine. #### **PIO File Structure** Table 7-2 defines the PIO design file structure. Based on the specific core targeted, not all files delivered by the IP catalog tool are necessary, and some files might not be delivered. The major difference is that some of the Endpoint for PCIe solutions use a 32-bit user datapath, others use a 64-bit datapath, and the PIO design works with both. The width of the datapath depends on the specific core being targeted. Table 7-2: PIO Design File Structure | File | Description | |---------------------|--------------------------------| | PIO.v | Top-level design wrapper | | PIO_EP.v | PIO application module | | PIO_TO_CTRL.v | PIO turn-off controller module | | PIO_32_RX_ENGINE.v | 32-bit Receive engine | | PIO_32_TX_ENGINE.v | 32-bit Transmit engine | | PIO_64_RX_ENGINE.v | 64-bit Receive engine | | PIO_64_TX_ENGINE.v | 64-bit Transmit engine | | PIO_128_RX_ENGINE.v | 128-bit Receive engine | | PIO_128_TX_ENGINE.v | 128-bit Transmit engine | | PIO_EP_MEM_ACCESS.v | Endpoint memory access module | | PIO_EP_MEM.v | Endpoint memory | Three configurations of the PIO design are provided: PIO\_32, PIO\_64, and PIO\_128 with 32-, 64-, and 128-bit AXI4-Stream interfaces, respectively. The PIO configuration generated depends on the selected Endpoint type (that is, 7 series FPGAs integrated block, PIPE, PCI Express, and Block Plus) as well as the number of PCI Express lanes and the interface width you selected. Table 7-3 identifies the PIO configuration generated based on your selection. **Table 7-3: PIO Configuration** | Core | x1 | x2 | х4 | х8 | |-------------------------------------|--------|--------|--------------------|--------------------| | Endpoint for PIPE | PIO_32 | NA | NA | NA | | Endpoint for PCI Express | PIO_32 | NA | PIO_64 | PIO_64 | | Endpoint for PCI Express Block Plus | PIO_64 | NA | PIO_64 | PIO_64 | | 7 Series FPGAs Integrated Block | PIO_64 | PIO_64 | PIO_64,<br>PIO_128 | PIO_64,<br>PIO_128 | Figure 7-2 shows the various components of the PIO design, which is separated into four main parts: the TX Engine, RX Engine, Memory Access Controller, and Power Management Turn-Off Controller. Figure 7-2: PIO Design Components ## **PIO Application** Figure 7-3, Figure 7-4, and Figure 7-5 depict 128-bit, 64-bit, and 32-bit PIO application top-level connectivity, respectively. The datapath width (32, 64, or 128 bits) depends on which Endpoint for PCIe core is used. The PIO\_EP module contains the PIO FPGA block RAM modules and the transmit and receive engines. The PIO\_TO\_CTRL module is the Endpoint Turn-Off controller unit, which responds to power turn-off message from the host CPU with an acknowledgment. The PIO\_EP module connects to the Endpoint AXI4-Stream and Configuration (cfg) interfaces. Figure 7-3: PIO 128-Bit Application Figure 7-4: PIO 64-Bit Application Figure 7-5: PIO 32-Bit Application #### **Receive Path** Figure 7-6 illustrates the PIO\_32\_RX\_ENGINE, PIO\_64\_RX\_ENGINE, and PIO\_128\_RX\_ENGINE modules. The datapath of the module must match the datapath of the core being used. These modules connect with Endpoint for PCIe Receive interface. Figure 7-6: RX Engines The PIO\_32\_RX\_ENGINE, PIO\_64\_RX\_ENGINE and PIO\_128\_RX\_ENGINE modules receive and parse incoming read and write TLPs. The RX engine parses one DWORD 32- and 64-bit addressable memory and I/O read requests. The RX state machine extracts needed information from the TLP and passes it to the memory controller, as defined in Table 7-4. Table 7-4: RX Engine: Read Outputs | Port | Description | |---------------|----------------------------------| | req_compl_o | Completion request (active-High) | | req_td_o | Request TLP Digest bit | | req_ep_o | Request Error Poisoning bit | | req_tc_o[2:0] | Request Traffic Class | Table 7-4: RX Engine: Read Outputs (Cont'd) | Port | Description | |------------------|------------------------------| | req_attr_o[1:0] | Request Attributes | | req_len_o[9:0] | Request Length | | req_rid_o[15:0] | Request Requester Identifier | | req_tag_o[7:0] | Request Tag | | req_be_o[7:0] | Request Byte Enable | | req_addr_o[10:0] | Request Address | The RX Engine parses one DWORD 32- and 64-bit addressable memory and I/O write requests. The RX state machine extracts needed information from the TLP and passes it to the memory controller, as defined in Table 7-5. Table 7-5: Rx Engine: Write Outputs | Port | Description | |-----------------|-------------------| | wr_en_o | Write received | | wr_addr_o[10:0] | Write address | | wr_be_o[7:0] | Write byte enable | | wr_data_o[31:0] | Write data | The read datapath stops accepting new transactions from the core while the application is processing the current TLP. This is accomplished by m\_axis\_rx\_tready deassertion. For an ongoing Memory or I/O Read transaction, the module waits for compl\_done\_i input to be asserted before it accepts the next TLP, while an ongoing Memory or I/O Write transaction is deemed complete after wr\_busy\_i is deasserted. #### **Transmit Path** Figure 7-7 shows the PIO\_32\_TX\_ENGINE, PIO\_64\_TX\_ENGINE, and PIO\_128\_TX\_ENGINE modules. The datapath of the module must match the datapath of the core being used. These modules connect with the core Transmit interface. Figure 7-7: TX Engines The PIO\_32\_TX\_ENGINE, PIO\_64\_TX\_ENGINE, and PIO\_128\_TX\_ENGINE modules generate completions for received memory and I/O read TLPs. The PIO design does not generate outbound read or write requests. However, users can add this functionality to further customize the design. The PIO\_32\_TX\_ENGINE, PIO\_64\_TX\_ENGINE, and PIO\_128\_TX\_ENGINE modules generate completions in response to one DWORD 32- and 64-bit addressable memory and I/O read requests. Information necessary to generate the completion is passed to the TX Engine, as defined in Table 7-6. **Table 7-6: TX Engine Inputs** | Port | Description | |-----------------|----------------------------------| | req_compl_i | Completion request (active-High) | | req_td_i | Request TLP Digest bit | | req_ep_i | Request Error Poisoning bit | | req_tc_i[2:0] | Request Traffic Class | | req_attr_i[1:0] | Request Attributes | | req_len_i[9:0] | Request Length | | Table 7-6: | TX Engine | Inputs | (Cont'd) | |------------|--------------|----------|----------| | iubic / U. | I A LIIGIIIC | III Puts | COILLA | | Port | Description | |------------------|------------------------------| | req_rid_i[15:0] | Request Requester Identifier | | req_tag_i[7:0] | Request Tag | | req_be_i[7:0] | Request Byte Enable | | req_addr_i[10:0] | Request Address | After the completion is sent, the TX engine asserts the compl\_done\_i output indicating to the RX engine that it can assert m\_axis\_rx\_tready and continue receiving TLPs. #### **Endpoint Memory** Figure 7-8 displays the PIO\_EP\_MEM\_ACCESS module. This module contains the Endpoint memory space. Figure 7-8: EP Memory Access The PIO\_EP\_MEM\_ACCESS module processes data written to the memory from incoming Memory and I/O Write TLPs and provides data read from the memory in response to Memory and I/O Read TLPs. The EP\_MEM module processes one DWORD 32- and 64-bit addressable Memory and I/O Write requests based on the information received from the RX Engine, as defined in Table 7-7. While the memory controller is processing the write, it asserts the wr\_busy\_o output indicating it is busy. Table 7-7: EP Memory: Write Inputs | Port | Description | |-----------------|-------------------| | wr_en_i | Write received | | wr_addr_i[10:0] | Write address | | wr_be_i[7:0] | Write byte enable | | wr_data_i[31:0] | Write data | Both 32- and 64-bit Memory and I/O Read requests of one DWORD are processed based on the inputs defined in Table 7-8. After the read request is processed, the data is returned on rd\_data\_o[31:0]. Table 7-8: EP Memory: Read Inputs | Port | Description | |------------------|---------------------| | req_be_i[7:0] | Request Byte Enable | | req_addr_i[31:0] | Request Address | ## **PIO Operation** #### **PIO Read Transaction** Figure 7-9 depicts a Back-to-Back Memory Read request to the PIO design. The receive engine deasserts m\_axis\_rx\_tready as soon as the first TLP is completely received. The next Read transaction is accepted only after compl\_done\_o is asserted by the transmit engine, indicating that Completion for the first request was successfully transmitted. Figure 7-9: Back-to-Back Read Transactions #### **PIO Write Transaction** Figure 7-10 depicts a back-to-back Memory Write to the PIO design. The next Write transaction is accepted only after wr\_busy\_o is deasserted by the memory access unit, indicating that data associated with the first request was successfully written to the memory aperture. Figure 7-10: Back-to-Back Write Transactions #### **Device Utilization** Table 7-9 shows the PIO design FPGA resource utilization. Table 7-9: PIO Design FPGA Resources | Resources | Utilization | |------------|-------------| | LUTs | 300 | | Flip-Flops | 500 | | Block RAMs | 4 | ## **Summary** The PIO design demonstrates the Endpoint for PCIe and its interface capabilities. In addition, it enables rapid bring-up and basic validation of end user Endpoint add-in card FPGA hardware on PCI Express platforms. Users can leverage standard operating system utilities that enable generation of read and write transactions to the target space in the reference design. ## **Root Port Model Test Bench for Endpoint** The PCI Express Root Port Model is a robust test bench environment that provides a test program interface that can be used with the provided PIO design or with the user's design. The purpose of the Root Port Model is to provide a source mechanism for generating downstream PCI Express TLP traffic to stimulate the customer design, and a destination mechanism for receiving upstream PCI Express TLP traffic from the customer design in a simulation environment. Source code for the Root Port Model is included to provide the model for a starting point for the user test bench. All the significant work for initializing configuration space, creating TLP transactions, generating TLP logs, and providing an interface for creating and verifying tests are complete, allowing you to dedicate efforts to verifying the correct functionality of the design rather than spending time developing an Endpoint core test bench infrastructure. The Root Port Model consists of: - Test Programming Interface (TPI), which allows you to stimulate the Endpoint device for the PCI Express. - Example tests that illustrate how to use the test program TPI. - Verilog or VHDL source code for all Root Port Model components, which allow you to customize the test bench. Figure 7-11 illustrates the illustrates the Root Port Model coupled with the PIO design. Figure 7-11: Root Port Model and Top-Level Endpoint #### **Architecture** The Root Port Model consists of these blocks, illustrated in Figure 7-11: - dsport (Root Port) - usrapp\_tx - usrapp\_rx - usrapp\_com (Verilog only) The usrapp\_tx and usrapp\_rx blocks interface with the dsport block for transmission and reception of TLPs to/from the Endpoint Design Under Test (DUT). The Endpoint DUT consists of the Endpoint for PCIe and the PIO design (displayed) or customer design. The usrapp\_tx block sends TLPs to the dsport block for transmission across the PCI Express Link to the Endpoint DUT. In turn, the Endpoint DUT device transmits TLPs across the PCI Express Link to the dsport block, which are subsequently passed to the usrapp\_rx block. The dsport and core are responsible for the data link layer and physical link layer processing when communicating across the PCI Express logic. Both usrapp\_tx and usrapp\_rx utilize the usrapp\_com block for shared functions, for example, TLP processing and log file outputting. Transaction sequences or test programs are initiated by the usrapp\_tx block to stimulate the Endpoint device's fabric interface. TLP responses from the Endpoint device are received by the usrapp\_rx block. Communication between the usrapp\_tx and usrapp\_rx blocks allow the usrapp\_tx block to verify correct behavior and act accordingly when the usrapp\_rx block has received TLPs from the Endpoint device. ## Simulating the Design To simulate the design, see Simulation, page 255. #### **Scaled Simulation Timeouts** The simulation model of the 7 Series FPGAs Integrated Block for PCI Express uses scaled down times during link training to allow for the link to train in a reasonable amount of time during simulation. According to the *PCI Express Specification, rev. 2.1* [Ref 2], there are various timeouts associated with the link training and status state machine (LTSSM) states. The 7 series FPGAs integrated block scales these timeouts by a factor of 256 in simulation, except in the Recovery Speed\_1 LTSSM state, where the timeouts are not scaled. #### **Test Selection** Table 7-10 describes the tests provided with the Root Port Model, followed by specific sections for VHDL and Verilog test selection. Table 7-10: Root Port Model Provided Tests | Test Name | Test in VHDL/<br>Verilog | Description | |--------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | sample_smoke_test0 | Verilog and<br>VHDL | Issues a PCI Type 0 Configuration Read TLP and waits for the completion TLP; then compares the value returned with the expected Device/Vendor ID value. | | sample_smoke_test1 | Verilog | Performs the same operation as sample_smoke_test0 but makes use of expectation tasks. This test uses two separate test program threads: one thread issues the PCI Type 0 Configuration Read TLP and the second thread issues the Completion with Data TLP expectation task. This test illustrates the form for a parallel test that uses expectation tasks. This test form allows for confirming reception of any TLPs from the customer's design. Additionally, this method can be used to confirm reception of TLPs when ordering is unimportant. | ## **Output Logging** When a test fails on the example or customer design, the test programmer debugs the offending test case. Typically, the test programmer inspects the wave file for the simulation and cross-reference this to the messages displayed on the standard output. Because this approach can be very time consuming, the Root Port Model offers an output logging mechanism to assist the tester with debugging failing test cases to speed the process. The Root Port Model creates three output files (tx.dat, rx.dat, and error.dat) during each simulation run. Log files rx.dat and tx.dat each contain a detailed record of every TLP that was received and transmitted, respectively, by the Root Port Model. With an understanding of the expected TLP transmission during a specific test case, the test programmer can more easily isolate the failure. The log file error.dat is used in conjunction with the expectation tasks. Test programs that utilize the expectation tasks generate a general error message to standard output. Detailed information about the specific comparison failures that have occurred due to the expectation error is located within error.dat. ## **Parallel Test Programs** There are two classes of tests are supported by the Root Port Model: - **Sequential tests**. Tests that exist within one process and behave similarly to sequential programs. The test depicted in Test Program: pio\_writeReadBack\_test0, page 277 is an example of a sequential test. Sequential tests are very useful when verifying behavior that have events with a known order. - Parallel tests. Tests involving more than one process thread. The test sample\_smoke\_test1 is an example of a parallel test with two process threads. Parallel tests are very useful when verifying that a specific set of events have occurred, however the order of these events are not known. A typical parallel test uses the form of one command thread and one or more expectation threads. These threads work together to verify a device's functionality. The role of the command thread is to create the necessary TLP transactions that cause the device to receive and generate TLPs. The role of the expectation threads is to verify the reception of an expected TLP. The Root Port Model TPI has a complete set of expectation tasks to be used in conjunction with parallel tests. Because the example design is a target-only device, only Completion TLPs can be expected by parallel test programs while using the PIO design. However, the full library of expectation tasks can be used for expecting any TLP type when used in conjunction with the customer's design (which can include bus-mastering functionality). Currently, the VHDL version of the Root Port Model Test Bench does not support Parallel tests. ## **Test Description** The Root Port Model provides a Test Program Interface (TPI). The TPI provides the means to create tests by invoking a series of Verilog tasks. All Root Port Model tests should follow the same six steps: - 1. Perform conditional comparison of a unique test name - 2. Set up master timeout in case simulation hangs - 3. Wait for Reset and link-up - 4. Initialize the configuration space of the Endpoint - 5. Transmit and receive TLPs between the Root Port Model and the Endpoint DUT - 6. Verify that the test succeeded #### Test Program: pio writeReadBack test0 ``` else if(testname == "pio_writeReadBack_test1" 2. // This test performs a 32 bit write to a 32 bit Memory space and performs a read back 3. TSK_SIMULATION_TIMEOUT(10050); 4. 5. TSK SYSTEM INITIALIZATION: TSK_BAR_INIT; for (ii = 0; ii <= 6; ii = ii + 1) begin 7. if (BAR_INIT_P_BAR_ENABLED[ii] > 2'b00) // bar is enabled case(BAR INIT P BAR ENABLED[ii]) 10. 2'b01 : // IO SPACE 11. begin 12. $display("[%t] : NOTHING: to IO 32 Space BAR %x", $realtime, ii); 13. 14. 2'b10 : // MEM 32 SPACE begin 15. 16. $display("[%t] : Transmitting TLPs to Memory 32 Space BAR %x", 17 $realtime, ii); 18. 19. // Event : Memory Write 32 bit TLP 20. DATA\_STORE[0] = 8'h04; 21. 22. DATA_STORE[1] = 8'h03; 23. DATA_STORE[2] = 8'h02; 24. DATA\_STORE[3] = 8'h01; 25. P_READ_DATA = 32'hfffff_ffff; // make sure P_READ_DATA has known initial value 26. TSK_TX_MEMORY_WRITE_32(DEFAULT_TAG, DEFAULT_TC, 10'd1, BAR_INIT_P_BAR[ii][31:0] , 4'hf, 4'hF, 1'b0); 2.7 TSK_TX_CLK_EAT(10); 28. DEFAULT TAG = DEFAULT TAG + 1; //---- 29. 30. // Event : Memory Read 32 bit TLP 31 32. TSK_TX_MEMORY_READ_32(DEFAULT_TAG, DEFAULT_TC, 10'd1, BAR_INIT_P_BAR[ii][31:0], 4'hf, 4'hF); 33. TSK_WAIT_FOR_READ_DATA; 34. if (P_READ_DATA != {DATA_STORE[3], DATA_STORE[2], DATA_STORE[1], DATA_STORE[0] }) 35. $display("[%t] : Test FAILED --- Data Error Mismatch, Write Data %x != Read Data %x", 36 $realtime,{DATA_STORE[3], DATA_STORE[2], DATA_STORE[1], DATA_STORE[0]}, P_READ_DATA); 37. end 38. else 39. begin $display("[%t] : Test PASSED --- Write Data: %x successfully received", $realtime, P_READ_DATA); 41. ``` ## **Expanding the Root Port Model** The Root Port Model was created to work with the PIO design, and for this reason is tailored to make specific checks and warnings based on the limitations of the PIO design. These checks and warnings are enabled by default when the Root Port Model is generated by the IP catalog tool. However, these limitations can be disabled so that they do not affect the customer's design. Because the PIO design was created to support at most one I/O BAR, one Mem64 BAR, and two Mem32 BARs (one of which must be the EROM space), the Root Port Model by default makes a check during device configuration that verifies that the core has been configured to meet this requirement. A violation of this check causes a warning message to be displayed as well as for the offending BAR to be gracefully disabled in the test bench. This check can be disabled by setting the pio\_check\_design variable to zero in the pci\_exp\_usrapp\_tx.v file. #### **Root Port Model TPI Task List** The Root Port Model TPI tasks include these tasks, which are further defined in these tables. - Table 7-11, Test Setup Tasks - Table 7-12, TLP Tasks - Table 7-13, BAR Initialization Tasks - Table 7-14, Example PIO Design Tasks - Table 7-15, Expectation Tasks Table 7-11: Test Setup Tasks | Name | Input(s | ·) | Description | |---------------------------|-------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TSK_SYSTEM_INITIALIZATION | None | | Waits for transaction interface reset and link-up between the Root Port Model and the Endpoint DUT. This task must be invoked prior to the Endpoint core initialization. | | TSK_USR_DATA_SETUP_SEQ | None | | Initializes global 4096 byte DATA_STORE array entries to sequential values from zero to 4095. | | TSK_TX_CLK_EAT | clock count 31:30 | | Waits clock_count transaction interface clocks. | | TSK_SIMULATION_TIMEOUT | timeout | 31:0 | Sets master simulation timeout value in units of transaction interface clocks. This task should be used to ensure that all DUT tests complete. | Table 7-12: TLP Tasks | Name | Input(s) | | Description | | |---------------------------------|-----------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | TSK_TX_TYPE0_CONFIGURATION_READ | tag_<br>reg_addr_<br>first_dw_be_ | 7:0<br>11:0<br>3:0 | Waits for transaction interface reset and link-up between the Root Port Model and the Endpoint DUT. This task must be invoked prior to Endpoint core initialization. | | | TSK_TX_TYPE1_CONFIGURATION_READ | tag_<br>reg_addr_<br>first_dw_be_ | 7:0<br>11:0<br>3:0 | Sends a Type 1 PCI Express Config Read TLP from Root Port Model to reg_addr_ of Endpoint DUT with tag_ and first_dw_be_inputs. CpID returned from the Endpoint DUT uses the contents of global COMPLETE_ID_CFG as the completion ID. | | Table 7-12: TLP Tasks (Cont'd) | Name | Input(s) | | Description | | | |----------------------------------|--------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | TSK_TX_TYPE0_CONFIGURATION_WRITE | tag_<br>reg_addr_<br>reg_data_<br>first_dw_be_ | 7:0<br>11:0<br>31:0<br>3:0 | Sends a Type 0 PCI Express Config Write TLP from Root Port Model to reg_addr_ of Endpoint DUT with tag_ and first_dw_be_inputs. Cpl returned from the Endpoint DUT uses the contents of global COMPLETE_ID_CFG as the completion ID. | | | | TSK_TX_TYPE1_CONFIGURATION_WRITE | tag_<br>reg_addr_<br>reg_data_<br>first_dw_be_ | 7:0<br>11:0<br>31:0<br>3:0 | Sends a Type 1 PCI Express Config Write TLP from Root Port Model to reg_addr_ of Endpoint DUT with tag_ and first_dw_be_inputs. Cpl returned from the Endpoint DUT uses the contents of global COMPLETE_ID_CFG as the completion ID. | | | | TSK_TX_MEMORY_READ_32 | tag_<br>tc_<br>len_<br>addr_<br>last_dw_be_<br>first_dw_be_ | 7:0<br>2:0<br>9:0<br>31:0<br>3:0<br>3:0 | Sends a PCI Express Memory Read TLP from Root Port to 32-bit memory address addr_ of Endpoint DUT. CpID returned from the Endpoint DUT uses the contents of global COMPLETE_ID_CFG as the completion ID. | | | | TSK_TX_MEMORY_READ_64 | tag_<br>tc_<br>len_<br>addr_<br>last_dw_be_<br>first_dw_be_ | 7:0<br>2:0<br>9:0<br>63:0<br>3:0 | Sends a PCI Express Memory Read TLP from Root Port Model to 64-bit memory address addr_ of Endpoint DUT. CpID returned from the Endpoint DUT uses the contents of global COMPLETE_ID_CFG as the completion ID. | | | | TSK_TX_MEMORY_WRITE_32 | tag_<br>tc_<br>len_<br>addr_<br>last_dw_be_<br>first_dw_be_<br>ep_ | 7:0<br>2:0<br>9:0<br>31:0<br>3:0<br>- | Sends a PCI Express Memory Write TLP from Root Port Model to 32-bit memory address addr_ of Endpoint DUT. CpID returned from the Endpoint DUT uses the contents of global COMPLETE_ID_CFG as the completion ID. The global DATA_STORE byte array is used to pass write data to task. | | | | TSK_TX_MEMORY_WRITE_64 | tag_<br>tc_<br>len_<br>addr_<br>last_dw_be_<br>first_dw_be_<br>ep_ | 7:0<br>2:0<br>9:0<br>63:0<br>3:0<br>- | Sends a PCI Express Memory Write TLP from Root Port Model to 64-bit memory address addr_ of Endpoint DUT. CpID returned from the Endpoint DUT uses the contents of global COMPLETE_ID_CFG as the completion ID. The global DATA_STORE byte array is used to pass write data to task. | | | | TSK_TX_COMPLETION | tag_<br>tc_<br>len_<br>comp_status_ | 7:0<br>2:0<br>9:0<br>2:0 | Sends a PCI Express Completion TLP from<br>Root Port Model to the Endpoint DUT using<br>global COMPLETE_ID_CFG as the completion<br>ID. | | | Table 7-12: TLP Tasks (Cont'd) | Name | Input(s) | | Description | | | |------------------------|-----------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | TSK_TX_COMPLETION_DATA | tag_<br>tc_<br>len_<br>byte_count<br>lower_addr<br>comp_status<br>ep_ | 7:0<br>2:0<br>9:0<br>11:0<br>6:0<br>2:0 | Sends a PCI Express Completion with Data TLP from Root Port Model to the Endpoint DUT using global COMPLETE_ID_CFG as the completion ID. The global DATA_STORE byte array is used to pass completion data to task. | | | | TSK_TX_MESSAGE | tag_<br>tc_<br>len_<br>data<br>message_rtg<br>message_code | 7:0<br>2:0<br>9:0<br>63:0<br>2:0<br>7:0 | Sends a PCI Express Message TLP from Root<br>Port Model to Endpoint DUT.<br>Completion returned from the Endpoint DUT<br>uses the contents of global<br>COMPLETE_ID_CFG as the completion ID. | | | | TSK_TX_MESSAGE_DATA | tag_<br>tc_<br>len_<br>data<br>message_rtg<br>message_code | 7:0<br>2:0<br>9:0<br>63:0<br>2:0<br>7:0 | Sends a PCI Express Message with Data TLP from Root Port Model to Endpoint DUT. The global DATA_STORE byte array is used to pass message data to task. Completion returned from the Endpoint DUT uses the contents of global COMPLETE_ID_CFG as the completion ID. | | | | TSK_TX_IO_READ | tag_<br>addr_<br>first_dw_be_ | 7:0<br>31:0<br>3:0 | Sends a PCI Express I/O Read TLP from Root Port Model to I/O address addr_[31:2] of the Endpoint DUT. CpID returned from the Endpoint DUT uses the contents of global COMPLETE_ID_CFG as the completion ID. | | | | TSK_TX_IO_WRITE | tag_<br>addr_<br>first_dw_be_<br>data | 7:0<br>31:0<br>3:0<br>31:0 | Sends a PCI Express I/O Write TLP from Root Port Model to I/O address addr_[31:2] of the Endpoint DUT. CpID returned from the Endpoint DUT uses the contents of global COMPLETE_ID_CFG as the completion ID. | | | | TSK_TX_BAR_READ | bar_index<br>byte_offset<br>tag_<br>tc_ | 2:0<br>31:0<br>7:0<br>2:0 | Sends a PCI Express one DWORD Memory 32, Memory 64, or I/O Read TLP from the Root Port Model to the target address corresponding to offset byte_offset from BAR bar_index of the Endpoint DUT. This task sends the appropriate Read TLP based on how BAR bar_index has been configured during initialization. This task can only be called after TSK_BAR_INIT has successfully completed. CpID returned from the Endpoint DUT use the contents of global COMPLETE_ID_CFG as the completion ID. | | | Table 7-12: TLP Tasks (Cont'd) | Name | Input(s) | ) | Description | | |------------------------|--------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | TSK_TX_BAR_WRITE | bar_index<br>byte_offset<br>tag_<br>tc_<br>data_ | 2:0<br>31:0<br>7:0<br>2:0<br>31:0 | Sends a PCI Express one DWORD Memory 32, Memory 64, or I/O Write TLP from the Root Port to the target address corresponding to offset byte_offset from BAR bar_index of the Endpoint DUT. This task sends the appropriate Write TLP based on how BAR bar_index has been configured during initialization. This task can only be called after TSK_BAR_INIT has successfully completed. | | | TSK_WAIT_FOR_READ_DATA | None | | Waits for the next completion with data TLP that was sent by the Endpoint DUT. On successful completion, the first DWORD of data from the CpID is stored in the global P_READ_DATA. This task should be called immediately following any of the read tasks in the TPI that request Completion with Data TLPs to avoid any race conditions. By default this task locally times out and terminates the simulation after 1000 transaction interface clocks. The global cpld_to_finish can be set to zero so that local time out returns execution to the calling test and does not result in simulation timeout. For this case test programs should check the global cpld_to, which when set to one indicates that this task has timed out and that the contents of P_READ_DATA are | | Table 7-13: BAR Initialization Tasks | Name | Input(s) | Description | |----------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TSK_BAR_INIT | None | Performs a standard sequence of Base Address Register initialization tasks to the Endpoint device using the PCI Express fabric. Performs a scan of the Endpoint's PCI BAR range requirements, performs the necessary memory and I/O space mapping calculations, and finally programs the Endpoint so that it is ready to be accessed. On completion, the user test program can begin memory and I/O transactions to the device. This function displays to standard output a memory and I/O table that details how the Endpoint has been initialized. This task also initializes global variables within the Root Port Model that are available for test program usage. This task should only be called after TSK_SYSTEM_INITIALIZATION. | | TSK_BAR_SCAN | None | Performs a sequence of PCI Type 0 Configuration Writes and Configuration Reads using the PCI Express logic to determine the memory and I/O requirements for the Endpoint. The task stores this information in the global array BAR_INIT_P_BAR_RANGE[]. This task should only be called after TSK_SYSTEM_INITIALIZATION. | | TSK_BUILD_PCIE_MAP | None | Performs memory and I/O mapping algorithm and allocates Memory 32, Memory 64, and I/O space based on the Endpoint requirements. This task has been customized to work in conjunction with the limitations of the PIO design and should only be called after completion of TSK_BAR_SCAN. | | TSK_DISPLAY_PCIE_MAP | None | Displays the memory mapping information of the Endpoint core's PCI Base Address Registers. For each BAR, the BAR value, the BAR range, and BAR type is given. This task should only be called after completion of TSK_BUILD_PCIE_MAP. | Table 7-14: Example PIO Design Tasks | Name | Input( | s) | Description | |------------------------|---------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TSK_TX_READBACK_CONFIG | None | | Performs a sequence of PCI Type 0 Configuration Reads to the Endpoint device's Base Address Registers, PCI Command Register, and PCIe Device Control Register using the PCI Express logic. This task should only be called after TSK_SYSTEM_INITIALIZATION. | | TSK_MEM_TEST_DATA_BUS | bar_index | 2:0 | Tests whether the PIO design FPGA block RAM data bus interface is correctly connected by performing a 32-bit walking ones data test to the I/O or memory address pointed to by the input bar_index. For an exhaustive test, this task should be called four times, once for each block RAM used in the PIO design. | | TSK_MEM_TEST_ADDR_BUS | bar_index<br>nBytes | 2:0<br>31:0 | Tests whether the PIO design FPGA block RAM address bus interface is accurately connected by performing a walking ones address test starting at the I/O or memory address pointed to by the input bar_index. For an exhaustive test, this task should be called four times, once for each block RAM used in the PIO design. Additionally, the nBytes input should specify the entire size of the individual block RAM. | | TSK_MEM_TEST_DEVICE | bar_index<br>nBytes | 2:0<br>31:0 | Tests the integrity of each bit of the PIO design FPGA block RAM by performing an increment/decrement test on all bits starting at the block RAM pointed to by the input bar_index with the range specified by input nBytes. For an exhaustive test, this task should be called four times, once for each block RAM used in the PIO design. Additionally, the nBytes input should specify the entire size of the individual block RAM. | **Table 7-15:** Expectation Tasks | Name | Input( | s) | Output | Description | | |--------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | TSK_EXPECT_CPLD | traffic_class td ep attr length completer_id completer_status bcm byte_count requester_id tag address_low | 2:0<br>-<br>1:0<br>9:0<br>15:0<br>2:0<br>-<br>11:0<br>15:0<br>7:0<br>6:0 | Expect status | Waits for a Completion with Data TLP that matches traffic_class, td, ep, attr, length and payload. Returns a 1 on successful completion; 0 otherwise. | | | TSK_EXPECT_CPL | traffic_class td ep attr completer_id completer_status bcm byte_count requester_id tag address_low | 2:0<br>-<br>1:0<br>15:0<br>2:0<br>-<br>11:0<br>15:0<br>7:0<br>6:0 | Expect status | Waits for a Completion withou<br>Data TLP that matches<br>traffic_class, td, ep, attr, and<br>length.<br>Returns a 1 on successful<br>completion; 0 otherwise. | | | TSK_EXPECT_MEMRD | traffic_class td ep attr length requester_id tag last_dw_be first_dw_be address | 2:0<br>-<br>1:0<br>9:0<br>15:0<br>7:0<br>3:0<br>3:0<br>29:0 | Expect status | Waits for a 32-bit Address<br>Memory Read TLP with<br>matching header fields.<br>Returns a 1 on successful<br>completion; 0 otherwise. This<br>task can only be used in<br>conjunction with Bus Master<br>designs. | | | TSK_EXPECT_MEMRD64 | traffic_class td ep attr length requester_id tag last_dw_be first_dw_be address | 2:0<br>-<br>-<br>1:0<br>9:0<br>15:0<br>7:0<br>3:0<br>3:0<br>61:0 | Expect status | Waits for a 64-bit Address Memory Read TLP with matching header fields. Returns a 1 on successful completion; Cotherwise. This task can only be used in conjunction with Bus Master designs. | | Table 7-15: Expectation Tasks (Cont'd) | Name | Input( | Input(s) | | Description | |--------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TSK_EXPECT_MEMWR | traffic_class td ep attr length requester_id tag last_dw_be first_dw_be address | 2:0<br>-<br>1:0<br>9:0<br>15:0<br>7:0<br>3:0<br>3:0<br>29:0 | Expect status | Waits for a 32-bit Address Memory Write TLP with matching header fields. Returns a 1 on successful completion; 0 otherwise. This task can only be used in conjunction with Bus Master designs. | | TSK_EXPECT_MEMWR64 | traffic_class td ep attr length requester_id tag last_dw_be first_dw_be address | 2:0<br>-<br>1:0<br>9:0<br>15:0<br>7:0<br>3:0<br>3:0<br>61:0 | Expect status | Waits for a 64-bit Address Memory Write TLP with matching header fields. Returns a 1 on successful completion; 0 otherwise. This task can only be used in conjunction with Bus Master designs. | | TSK_EXPECT_IOWR | td ep requester_id tag first_dw_be address data | -<br>15:0<br>7:0<br>3:0<br>31:0 | Expect status | Waits for an I/O Write TLP with matching header fields. Returns a 1 on successful completion; 0 otherwise. This task can only be used in conjunction with Bus Master designs. | # Example Design and Model Test Bench for Root Port Configuration ## **Configurator Example Design** The Configurator example design, included with the 7 Series FPGAs Integrated Block for PCI Express® in Root Port configuration generated by the Vivado™ IP catalog tool, is a synthesizable, lightweight design that demonstrates the minimum setup required for the integrated block in Root Port configuration to begin application-level transactions with an Endpoint. ### **System Overview** PCI Express devices require setup after power-on, before devices in the system can begin application specific communication with each other. Minimally, two devices connected through a PCI Express Link must have their Configuration spaces initialized and be enumerated to communicate. Root Ports facilitate PCI Express enumeration and configuration by sending Configuration Read (CfgRd) and Write (CfgWr) TLPs to the downstream devices such as Endpoints and Switches to set up the configuration spaces of those devices. When this process is complete, higher-level interactions, such as Memory Reads (MemRd TLPs) and Writes (MemWr TLPs), can occur within the PCI Express System. The Configurator example design described herein performs the configuration transactions required to enumerate and configure the Configuration space of a single connected PCI Express Endpoint and allow application-specific interactions to occur. ## **Configurator Example Design Hardware** The Configurator example design consists of four high-level blocks: - **Root Port**: The 7 series FPGAs integrated block in Root Port configuration. - **Configurator Block**: Logical block which interacts with the configuration space of a PCI Express Endpoint device connected to the Root Port. - **Configurator ROM**: Read-only memory that sources configuration transactions to the Configurator Block. - **PIO Master**: Logical block which interacts with the user logic connected to the Endpoint by exchanging data packets and checking the validity of the received data. The data packets are limited to a single DWORD and represent the type of traffic that would be generated by a CPU. **Note:** The Configurator Block and Configurator ROM, and Root Port are logically grouped in the RTL code within a wrapper file called the Configurator Wrapper. The Configurator example design, as delivered, is designed to be used with the PIO Slave example included with Xilinx Endpoint cores and described in Chapter 7, Example Design and Model Test Bench for Endpoint Configuration. The PIO Master is useful for simple bring-up and debugging, and is an example of how to interact with the Configurator Wrapper. The Configurator example design can be modified to be used with other Endpoints. Figure 8-1 shows the various components of the Configurator example design. Figure 8-1: Configurator Example Design Components Figure 8-2 shows how the blocks are connected in an overall system view. Figure 8-2: Configurator Example Design #### **Configurator Block** The Configurator Block generates CfgRd and CfgWr TLPs and presents them to the AXI4-Stream interface of the integrated block in Root Port configuration. The TLPs that the Configurator Block generates are determined by the contents of the Configurator ROM. The generated configuration traffic is predetermined by the designer to address their particular system requirements. The configuration traffic is encoded in a memory-initialization file (the Configurator ROM) which is synthesized as part of the Configurator. The Configurator Block and the attached Configurator ROM is intended to be usable a part of a real-world embedded design. The Configurator Block steps through the Configuration ROM file and sends the TLPs specified therein. Supported TLP types are Message, Message w/Data, Configuration Write (Type 0), and Configuration Read (Type 0). For the Configuration packets, the Configurator Block waits for a Completion to be returned before transmitting the next TLP. If the Completion TLP fields do not match the expected values, PCI Express configuration fails. However, the Data field of Completion TLPs is ignored and not checked **Note:** There is no completion timeout mechanism in the Configurator Block, so if no Completion is returned, the Configurator Block waits forever. The Configurator Block has these parameters, which you can alter: - **TCQ**: Clock-to-out delay modeled by all registers in design. - **EXTRA\_PIPELINE**: Controls insertion of an extra pipeline stage on the Receive AXI4-Stream interface for timing. - **ROM\_FILE**: File name containing configuration steps to perform. - **ROM\_SIZE**: Number of lines in ROM\_FILE containing data (equals number of TLPs to send/2). - **REQUESTER\_ID**: Value for the Requester ID field in outgoing TLPs. When the Configurator Block design is used, all TLP traffic must pass through the Configurator Block. The user design is responsible for asserting the start\_config input (for one clock cycle) to initiate the configuration process when user\_lnk\_up has been asserted by the core. Following start\_config, the Configurator Block performs whatever configuration steps have been specified in the Configuration ROM. During configuration, the Configurator Block controls the core AXI4-Stream interface. Following configuration, all AXI4-Stream traffic is routed to/from the User Application, which in the case of this example design is the PIO Master. The end of configuration is signaled by the assertion of finished\_config. If configuration is unsuccessful for some reason, failed\_config is also asserted. If used in a system that supports PCIe® v2.1 5.0 Gb/s links, the Configurator Block begins its process by attempting to up-train the link from 2.5 Gb/s to 5.0 Gb/s. This feature is enabled depending on the LINK\_CAP\_MAX\_LINK\_SPEED parameter on the Configurator Wrapper. The Configurator does not support the user throttling received data on the Receive AXI4-Stream interface. Because of this, the Root Port inputs which control throttling are not included on the Configurator Wrapper. These signals are $m_axis_rx_tready$ and $rx_np_ok$ . This is a limitation of the Configurator example design and not of the core in Root Port configuration. This means that the user design interfacing with the Configurator Example Design must be able to accept received data at line rate. ### **Configurator ROM** The Configurator ROM stores the necessary configuration transactions to configure a PCI Express Endpoint. This ROM interfaces with the Configurator Block to send these transactions over the PCI Express link. The example ROM file included with this design shows the operations needed to configure a 7 Series FPGAs Integrated Endpoint Block for PCI Express and PIO Example Design. The Configurator ROM can be customized for other Endpoints and PCI Express system topologies. The unique set of configuration transactions required depends on the Endpoint that interacts with the Root Port. This information can be obtained from the documentation provided with the Endpoint. The ROM file follows the format specified in the Verilog specification (IEEE 1364-2001) section 17.2.8, which describes using the \$readmemb function to pre-load data into a RAM or ROM. Verilog-style comments are allowed. The file is read by the simulator or synthesis tool and each memory value encountered is used as a single location in memory. Digits can be separated by an underscore character (\_) for clarity without constituting a new location. Each configuration transaction specified uses two adjacent memory locations - the first location specifies the header fields, while the second location specifies the 32-bit data payload. (For CfgRd TLPs and Messages without data, the data location is unused but still present.) In other words, header fields are on even addresses, while data payloads are on odd addresses. For headers, Messages and CfgRd/CfgWr TLPs use different fields. For all TLPs, two bits specify the TLP type. For Messages, Message Routing and Message Code are specified. For CfgRd/CfgWr TLPs, Function Number, Register Number, and 1st DWORD Byte-Enable are specified. The specific bit layout is shown in the example ROM file. ### **PIO Master** The PIO Master demonstrates how a user-application design might interact with the Configurator Block. It directs the Configurator Block to bring up the link partner at the appropriate time, and then (after successful bring-up) generates and consumes bus traffic. The PIO Master performs writes and reads across the PCI Express Link to the PIO Slave Example Design (from the Endpoint core) to confirm basic operation of the link and the Endpoint. The PIO Master waits until user\_Ink\_up is asserted by the Root Port. It then asserts start\_config to the Configurator Block. When the Configurator Block asserts finished\_config, the PIO Master writes and reads to/from each BAR in the PIO Slave design. If the readback data matches what was written, the PIO Master asserts its pio\_test\_finished output. If there is a data mismatch or the Configurator Block fails to configure the Endpoint, the PIO Master asserts its pio\_test\_failed output. The PIO Master operation can be restarted by asserting its pio\_test\_restart input for one clock cycle. ### **Configurator File Structure** Table 8-1 defines the Configurator example design file structure. Table 8-1: Example Design File Structure | File | Description | |----------------------------|--------------------------------------------------------| | xilinx_pcie_2_1_rport_7x.v | Top-level wrapper file for Configurator example design | | cgator_wrapper.v | Wrapper for Configurator and Root Port | | cgator.v | Wrapper for Configurator sub-blocks | | cgator_cpl_decoder.v | Completion decoder | | cgator_pkt_generator.v | Configuration TLP generator | | cgator_tx_mux.v | Transmit AXI4-Stream muxing logic | | cgator_gen2_enabler.v | 5.0 Gb/s directed speed change module | | cgator_controller.v | Configurator transmit engine | | cgator_cfg_rom.data | Configurator ROM file | | pio_master.v | Wrapper for PIO Master | | pio_master_controller.v | TX and RX Engine for PIO Master | | pio_master_checker.v | Checks incoming User-Application Completion TLPs | | pio_master_pkt_generator.v | Generates User-Application TLPs | The hierarchy of the Configurator example design is: - xilinx\_pcie\_2\_1\_rport\_7x - cgator\_wrapper - pcie\_2\_1\_rport\_7x (in the source directory) This directory contains all the source files for the core in Root Port Configuration. - cgator - cgator\_cpl\_decoder - cgator\_pkt\_generator - cgator\_tx\_mux - cgator\_gen2\_enabler - cgator\_controller This directory contains <cgator\_cfg\_rom.data> (specified by ROM\_FILE)\* - pio\_master - pio\_master\_controller - pio\_master\_checker - pio\_master\_pkt\_generator **Note:** cgator\_cfg\_rom.data is the default name of the ROM data file. You can override this by changing the value of the ROM\_FILE parameter. # **Configurator Example Design Summary** The Configurator example design is a synthesizable design that demonstrates the capabilities of the 7 Series FPGAs Integrated Block for PCI Express when configured as a Root Port. The example is provided through the IP catalog tool and uses the Endpoint PIO example as a target for PCI Express enumeration and configuration. The design can be modified to target other Endpoints by changing the contents of a ROM file. # **Endpoint Model Test Bench for Root Port** The Endpoint model test bench for the 7 Series FPGAs Integrated Block for PCI Express core in Root Port configuration is a simple example test bench that connects the Configurator example design and the PCI Express Endpoint model allowing the two to operate like two devices in a physical system. As the Configurator example design consists of logic that initializes itself and generates and consumes bus traffic, the example test bench only implements logic to monitor the operation of the system and terminate the simulation. The Endpoint model test bench consists of: - Verilog or VHDL source code for all Endpoint model components - PIO slave design Figure 8-2, page 288 illustrates the Endpoint model coupled with the Configurator example design. ### **Architecture** The Endpoint model consists of these blocks: PCI Express Endpoint (7 Series FPGAs Integrated Block for PCI Express in Endpoint configuration) model. - PIO slave design, consisting of: - PIO\_RX\_ENGINE - PIO\_TX\_ENGINE - PIO\_EP\_MEM - PIO\_TO\_CTRL The PIO\_RX\_ENGINE and PIO\_TX\_ENGINE blocks interface with the ep block for reception and transmission of TLPs from/to the Root Port Design Under Test (DUT). The Root Port DUT consists of the core configured as a Root Port and the Configurator Example Design, which consists of a Configurator block and a PIO Master design, or customer design. The PIO slave design is described in detail in Programmed Input/Output: Endpoint Example Design, page 257. # Simulating the Design To simulate the design, see Simulation, page 255 **Note:** For Cadence IES, the work construct must be manually inserted into the cds.lib file: DEFINE WORK WORK. ### **Scaled Simulation Timeouts** The simulation model of the core uses scaled down times during link training to allow for the link to train in a reasonable amount of time during simulation. According to the *PCI Express Specification, rev. 2.1* [Ref 2], there are various timeouts associated with the link training and status state machine (LTSSM) states. The core scales these timeouts by a factor of 256 in simulation, except in the Recovery Speed\_1 LTSSM state, where the timeouts are not scaled. # **Output Logging** The test bench outputs messages, captured in the simulation log, indicating the time at which these occur: - user\_reset deasserted - user\_lnk\_up asserted - cfg\_done asserted by the Configurator - pio test finished asserted by the PIO Master - Simulation Timeout (if pio\_test\_finished or pio\_test\_failed never asserted) # PIPE Mode Simulations The PIPE Simulation mode allows you to run the simulations without GT block to speed up simulations. To run the simulations using the PIPE interface to speed up the simulation, generate the core using the Enable PIPE Simulation option as shown on the Basic page of GUI. In this mode the PIPE interface of the core top module, the PCIe® example design is connected to PIPE interface of the model. This feature is available only for a Verilog version of the core. **IMPORTANT:** A new <component\_name>\_gt\_top\_pipe.v file is created in the source directory and replaces GT block for PIPE mode simulation. To run the simulations using GT block using the same core, pass the define ENABLE\_GT during run time so that the original GT block is instantiated in the core top module and simulations are run using the GT block. Comments are included in the simulation scripts to define which parameters need to be passed in order to run the simulations using GT block. The comment needs to be removed to run the simulations in GT mode. **TIP:** Implementation is always run with the GT block. The PIPE mode is only for simulations. # Migrating This appendix describes migrating from older versions of the IP to the current IP release. It contains these sections: - Migration Considerations - TRN to AXI Migration Considerations For information on migrating to the Vivado™ Design Suite, see UG911, Vivado Design Suite Migration Methodology Guide [Ref 16]. # **Migration Considerations** For users migrating to the 7 Series FPGAs Integrated Block for PCI Express® from the Virtex®-6 FPGA Integrated Block for PCI Express, the list in this section describes the differences in behaviors and options between the 7 Series FPGAs Integrated Block for PCI Express core and the Virtex-6 FPGA Integrated Block for PCI Express core, version v2.x with the AXI4-Stream interface. # **Core Capability Differences** - 8-Lane, 5.0 Gb/s (Gen2) Speed Operation for Root Port Configuration: The 7 Series FPGAs Integrated Block for PCI Express also supports the 5.0 Gb/s speed operation for the 8-lane Root Port Configuration. - **128-bit Interface**: The 7 Series Integrated Block for PCIe supports the 128-bit interface for the 8-lane, 2.5 Gb/s configuration and 4-lane, 5.0 Gb/s configuration. # **Configuration Interface** Table A-1 lists the Configuration interface signals whose names were changed. **Table A-1:** Configuration Interface Changes | Name | Signal Name in<br>Virtex-6 FPGA Integrated<br>Block for PCI Express | Signal Name in 7 Series<br>FPGAs Integrated Block for<br>PCI Express | |-------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------| | Configuration Data Out | cfg_do | cfg_mgmt_do | | Configuration Read Write Done | cfg_rd_wr_done | cfg_mgmt_rd_wr_done | | Configuration Data In | cfg_di | cfg_mgmt_di | | Configuration DWORD Address | cfg_dwaddr | cfg_mgmt_dwaddr | | Configuration Byte Enable | cfg_byte_en | cfg_mgmt_byte_en | | Configuration Write Enable | cfg_wr_en | cfg_mgmt_wr_en | | Configuration Read Enable | cfg_rd_en | cfg_mgmt_rd_en | Table A-2 lists the new Configuration interface signals. See Design with Configuration Space Registers and Configuration Interface in Chapter 3 for detailed information. **Table A-2:** New Configuration Interface Signals | Signal | Description | |------------------------------------|----------------------------------------------| | cfg_mgmt_wr_rw1c_as_rw | New Configuration Write signals in the core. | | cfg_mgmt_wr_readonly | | | cfg_pm_halt_aspm_l0s | New Power Management signals in the core. | | cfg_pm_halt_aspm_l1 <sup>(1)</sup> | | | cfg_pm_force_state[1:0] | | | cfg_pm_force_state_en | | | cfg_err_aer_headerlog[127:0] | New AER Interface signals. | | cfg_err_aer_headerlog_set | | | cfg_aer_interrupt_msgnum[4:0] | | | cfg_aer_ecrc_gen_en | | | cfg_aer_ecrc_check_en | | | cfg_pciecap_interrupt_msgnum[4:0] | New Interrupt interface signals | | cfg_interrupt_stat | | | cfg_vc_tcvc_map[6:0] | New TC/VC Map signal | #### Notes: 1. ASPM L1 is unsupported in the 7 Series Integrated Block for PCIe. # **Error Reporting Signals** The 7 Series FPGAs Integrated Block for PCI Express core supports the additional error reporting signals listed below. See Design with Configuration Space Registers and Configuration Interface in Chapter 3 for detailed information. - cfg\_err\_poisoned - cfg\_err\_malformed - cfg\_err\_acs - cfg\_err\_atomic\_egress\_blocked - cfg\_err\_mc\_blocked - cfg\_err\_internal\_uncor - cfg\_err\_internal\_cor - cfg\_err\_norecovery ### **ID Initial Values** The ID initial values (Vendor ID, Device ID, Revision ID, Subsystem Vendor ID, and Subsystem ID) have changed from attributes on Virtex-6 FPGA Integrated Block for PCI Express to input ports on the 7 Series FPGAs Integrated Block for PCI Express. The values set for these via the Vivado™ IP catalog tool GUI are used to drive these ports in the 7 Series FPGAs Integrated Block for PCI Express. These ports are not available at the Core boundary of the wrapper, but are available within the top-level wrapper of the 7 Series FPGAs Integrated Block for PCI Express. Table A-3 lists the ID values and the corresponding ports. Table A-3: ID Values and Corresponding Ports | ID Value | Input Port | |---------------------|--------------------------| | Vendor ID | cfg_vend_id[15:0] | | Device ID | cfg_dev_id[15:0] | | Revision ID | cfg_rev_id[7:0] | | Subsystem Vendor ID | cfg_subsys_vend_id[15:0] | | Subsystem ID | cfg_subsys_id[15:0] | # **Physical Layer Interface** Table A-4 and Table A-5 list the changes in the Physical Layer interface in the 7 Series FPGAs Integrated Block for PCI Express. Table A-4: Physical Layer Signal Name Changes | Name in Virtex-6 FPGA Integrated Block for PCI Express Core | Name in 7 Series FPGAs Integrated Block for PCI Express Core | |-------------------------------------------------------------|--------------------------------------------------------------| | pl_link_gen2_capable | pl_link_gen2_cap | | pl_link_upcfg_capable | pl_link_upcfg_cap | | pl_sel_link_rate | pl_sel_lnk_rate | | pl_sel_link_width | pl_sel_Ink_width | Table A-5: New Physical Layer Signals | Signal | Description | |-------------------------|-----------------------------------------| | pl_directed_change_done | Indicates the Directed change is done. | | pl_phy_lnk_up | Indicates Physical Layer Link Up Status | | pl_rx_pm_state | Indicates RX Power Management State | | pl_tx_pm_state | Indicates TX Power Management State | # **Dynamic Reconfiguration Port Interface** Some signals names on the Dynamic Reconfiguration Port Interface have changed in the 7 Series FPGAs Integrated Block for PCI Express. Table A-6 shows the signals that have changed on this interface. **Table A-6:** Dynamic Reconfiguration Port Name Changes | Name in Virtex-6 FPGA<br>Integrated Block for PCI Express | Name in 7 Series FPGAs<br>Integrated Block for PCI Express | |-----------------------------------------------------------|------------------------------------------------------------| | pcie_drp_den | pcie_drp_en | | pcie_drp_dwe | pcie_drp_we | | pcie_drp_daddr | pcie_drp_addr | | pcie_drp_drdy | pcie_drp_rdy | # **TRN to AXI Migration Considerations** This section describes the differences in signal naming and behavior for users migrating to the Xilinx® 7 Series FPGAs Integrated Block for PCI Express® core from the Virtex-6 FPGA Integrated Block for PCI Express core, v1.x, with TRN interface. # **High-Level Summary** The 7 Series FPGAs Integrated Block for PCI Express updates the main user interface from TRN to the standard AXI4-Stream signal naming and behavior. In addition, all control signals that were active-Low have been changed to active-High. This list summarizes the main changes to the core: - Signal name changes - Datapath DWORD ordering - All control signals are active-High - · Start-of-frame (SOF) signaling is implied - Remainder signals are replaced with Strobe signals # Step-by-Step Migration Guide This section describes the steps that a user should take to migrate an existing user application based on TRN to the AXI4-Stream interface. - 1. For each signal in Table A-7 labeled "Name change only", connect the appropriate user application signal to the newly named core signal. - 2. For each signal in Table A-7 labeled "Name change; Polarity", add an inverter and connect the appropriate user application signal to the newly named core signal. - 3. Swap the DWORD ordering on the datapath signals as described in Datapath DWORD Ordering. - 4. Leave disconnected the user application signal originally connected to trn\_tsof\_n. - 5. Recreate trn\_rsof\_n as described in the Start-Of-Frame Signaling section and connect to the user application as was originally connected. - 6. Make the necessary changes as described in the Remainder/Strobe Signaling section. - 7. If using the trn\_rsrc\_dsc\_n signal in the original design, make the changes as described in Packet Transfer Discontinue on Receive section, otherwise leave disconnected. - 8. Make the changes as described in the Packet Re-ordering on Receive section. # **Signal Changes** Table A-7 details the main differences in signaling between TRN Local-Link to AXI4-Stream. **Table A-7:** Interface Changes | TRN Name | AXI4-Stream Name | Difference | |----------------------------------------|-------------------------------------------|-----------------------------------------------------| | Common Interface | | | | sys_reset_n | sys_rst_n | No change | | trn_clk | user_clk_out | Name change; Polarity | | trn_reset_n | user_reset_out | Name change; Polarity | | trn_lnk_up_n | user_lnk_up | Name change; Polarity | | trn_fc_ph[7:0] | fc_ph[7:0] | Name change only | | trn_fc_pd[11:0] | fc_pd[11:0] | Name change only | | trn_fc_nph[7:0] | fc_nph[7:0] | Name change only | | trn_fc_npd[11:0] | fc_npd[11:0] | Name change only | | trn_fc_cplh[7:0] | fc_cplh[7:0] | Name change only | | trn_fc_cpld[11:0] | fc_cpld[11:0] | Name change only | | trn_fc_sel[2:0] | fc_sel[2:0] | Name change only | | Transmit Interface | | | | trn_tsof_n | | No equivalent for 32- and 64-bit version (see text) | | trn_teof_n | s_axis_tx_tlast | Name change; Polarity | | trn_td[W-1:0]<br>(W = 32, 64, or 128) | s_axis_tx_tdata[W-1:0] | Name change; DWORD Ordering (see text) | | trn_trem_n<br>(64-bit interface) | s_axis_tx_tkeep[7:0] | Name change; Functional differences (see text) | | trn_trem_n[1:0]<br>(128-bit interface) | s_axis_tx_tkeep[15:0] | Name change; Functional differences (see text) | | trn_tsrc_rdy_n | s_axis_tx_tvalid | Name change; Polarity | | trn_tdst_rdy_n | s_axis_tx_tready | Name change; Polarity | | trn_tsrc_dsc_n | s_axis_tx_tuser[3] | Name change; Polarity | | trn_tbuf_av[5:0] | tx_buf_av[5:0] | Name Change | | trn_terr_drop_n | tx_err_drop | Name change; Polarity | | trn_tstr_n | s_axis_tx_tuser[2] | Name change; Polarity | | trn_tcfg_req_n | tx_cfg_req | Name change; Polarity | | trn_tcfg_gnt_n | tx_cfg_gnt | Name change; Polarity | | trn_terrfwd_n | s_axis_tx_tuser[1] | Name change; Polarity | | Receive Interface | | | | trn_rsof_n | | No equivalent for 32 and 64-bit versions | | trn_reof_n | m_axis_rx_tlast (64b)<br>is_eof[4] (128b) | Name change; Polarity | | trn_rd[W-1:0]<br>(W = 32, 64, or 128) | m_axis_rx_tdata[W-1:0] | Name change; DWORD Ordering | Table A-7: Interface Changes (Cont'd) | TRN Name | AXI4-Stream Name | Difference | |----------------------------------------|---------------------------------------------------|------------------------------------------------| | trn_rrem_n<br>(64-bit interface) | m_axis_rx_tkeep | Name change; Functional differences (see text) | | trn_rrem_n[1:0]<br>(128-bit interface) | m_axis_rx_tuser[14:10],<br>m_axis_rx_tuser[21:17] | Name change; Functional differences (see text) | | trn_rerrfwd_n | m_axis_rx_tuser[1] | Name change; Polarity | | trn_rsrc_rdy_n | m_axis_rx_tvalid | Name change; Polarity | | trn_rdst_rdy_n | m_axis_rx_tready | Name change; Polarity | | trn_rsrc_dsc_n | | No equivalent | | trn_rnp_ok_n | rx_np_ok | Name change; Polarity; Extra delay (see text) | | trn_rbar_hit_n[7:0] | m_axis_rx_tuser[9:2] | Name change; Polarity | | Configuration Interface | | | | cfg_rd_wr_done_n | cfg_mgmt_rd_wr_done | Name change; Polarity | | cfg_byte_en_n[3:0] | cfg_mgmt_byte_en[3:0] | Name change; Polarity | | cfg_wr_en_n | cfg_mgmt_wr_en | Name change; Polarity | | cfg_rd_en_n | cfg_mgmt_rd_en | Name change; Polarity | | cfg_pcie_link_state_n[2:0] | cfg_pcie_link_state[2:0] | Name change only | | cfg_trn_pending_n | cfg_trn_pending | Name change; Polarity | | cfg_to_turnoff_n | cfg_to_turnoff | Name change; Polarity | | cfg_turnoff_ok_n | cfg_turnoff_ok | Name change; Polarity | | cfg_pm_wake_n | cfg_pm_wake | Name change; Polarity | | cfg_wr_rw1c_as_rw_n | cfg_mgmt_wr_rw1c_as_rw | Name change; Polarity | | cfg_interrupt_n | cfg_interrupt | Name change; Polarity | | cfg_interrupt_rdy_n | cfg_interrupt_rdy | Name change; Polarity | | cfg_interrupt_assert_n | cfg_interrupt_assert | Name change; Polarity | | cfg_err_ecrc_n | cfg_err_ecrc | Name change; Polarity | | cfg_err_ur_n | cfg_err_ur | Name change; Polarity | | cfg_err_cpl_timeout_n | cfg_err_cpl_timeout | Name change; Polarity | | cfg_err_cpl_unexpect_n | cfg_err_cpl_unexpect | Name change; Polarity | | cfg_err_cpl_abort_n | cfg_err_cpl_abort | Name change; Polarity | | cfg_err_posted_n | cfg_err_posted | Name change; Polarity | | cfg_err_cor_n | cfg_err_cor | Name change; Polarity | | cfg_err_cpl_rdy_n | cfg_err_cpl_rdy | Name change; Polarity | | cfg_err_locked_n | cfg_err_locked | Name change; Polarity | # **Datapath DWORD Ordering** The AXI4-Stream interface swaps the DWORD locations but preserves byte ordering within an individual DWORD as compared to the TRN interface. This change only affects the 64-bit and 128-bit versions of the core. Figure A-1 and Figure A-2 illustrate the DWORD swap ordering from TRN to AXI4-Stream for both 64-bit and 128-bit versions. Figure A-1: TRN vs. AXI DWORD Ordering on Data Bus (64-Bit) Figure A-2: TRN vs. AXI DWORD Ordering on Data Bus (128-Bit) Users migrating existing 64-bit and 128-bit TRN-based designs should swap DWORD locations for the $s_axis_tx_tdata[W-1:0]$ and $s_axis_rx_rdata[W-1:0]$ buses as they enter and exit the core. For example, existing user application pseudo-code: ``` usr_trn_rd[127:0] = trn_rd[127:0]; ``` should be modified to: ``` usr_trn_rd[127:96] = s_axis_rx_rdata[31:0] usr_trn_rd[95:64] = s_axis_rx_rdata[63:32] usr_trn_rd[63:32] = s_axis_rx_rdata[95:64] usr_trn_rd[31:0] = s_axis_rx_rdata[127:96] ``` # **Start-Of-Frame Signaling** AXI4-Stream does not have equivalent signals for start-of-frame (trn\_tsof\_n and trn\_rsof\_n) in the 32-bit and 64-bit versions. On the transmit side, existing TRN designs can just leave the user trn\_tsof\_n connection unconnected. On the receive side, existing TRN designs can recreate trn\_rsof\_n using simple logic, if necessary. ### 32- and 64-Bit Interfaces First the user creates a sequential (clocked) signal called in\_packet\_reg. A combinatorial logic function using existing signals from the core can then be used to recreate trn\_rsof\_n as illustrated in this pseudo-code: ``` For every clock cycle (user_clk_out) do { if(reset) in_packet_reg = 0 else if (m_axis_rx_tvalid and m_axis_rx_tready) in_packet_reg = !m_axis_rx_tlast } trn_rsof_n = !(m_axis_rx_tvalid & !in_packet_reg) ``` #### 128-Bit Interface The 128-bit interface provides an SOF signal. The user can invert (rx\_is\_sof[4]) m\_axis\_rx\_tuser[14] to recreate trn\_rsof\_n. # **Remainder/Strobe Signaling** This section covers the changes to the remainder signals $trn_trem_n[1:0]$ and $trn_trem_n[1:0]$ . The AXI4-Stream interface uses strobe signaling (byte enables) in place of remainder signaling. There are three key differences between the strobe signals and the remainder signals as detailed in Table A-8. There are also some differences between the 64-bit version and 128-bit version of the core. The 128-bit RX version replaces trn\_rrem[1:0] with (rx\_is\_sof[4:0]) m\_axis\_rx\_tuser[14:10] and (rx\_is\_eof[4:0]) m\_axis\_rx\_tuser[21:17], instead of a strobe signal. For simplicity, this section treats 64-bit and 128-bit transmit and receive operations separately. Table A-8: Remainder Signal Differences | TRN Remainders 64-bit: trn_trem_n, trn_rrem_n 128-bit: trn_trem_n[1:0], trn_rrem_n[1:0] | AXI4-Stream Strobes 64-bit: s_axis_tx_tkeep[7:0], m_axis_rx_tkeep[7:0] 128-bit: s_axis_tx_tkeep[15:0], rx_is_sof[4:0], rx_is_eof[4:0] | |-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | Active-Low | Active-High | | Acts on DWORDs | Acts on Bytes | | Only valid on end-of-frame (EOF) cycles | Valid for every clock cycle that tvalid and tready are asserted | #### 64-Bit Transmit Existing TRN designs can do a simple conversion from the single trn\_trem signal to s\_axis\_tx\_tkeep[7:0]. Assuming the user currently has a signal named user\_trn\_trem that drives the trn\_trem input, the listed pseudo-code illustrates the conversion to s\_axis\_tx\_tkeep[7:0]. The user must drive s\_axis\_tx\_tkeep[7:0] every clock cycle that tvalid is asserted. #### **64-Bit Receive** Existing TRN designs can do a simple conversion on m\_axis\_rx\_tkeep[7:0] to recreate the trn\_rrem signal using combinatorial logic. The listed pseudo-code illustrates the conversion. ``` if (C_DATA_WIDTH == 64) begin assign trn_rrem = m_axis_rx_tlast ? (m_axis_rx_tkeep == 8'hFF) ? 1'b1 : 1'b0: 1'b1; end ``` #### 128-Bit Transmit Existing TRN designs can do a simple conversion from the single trn\_trem[1:0] signal to s\_axis\_tx\_tkeep[15:0]. Assuming the user currently has a signal named user\_trn\_trem[1:0] that drives the trn\_trem[1:0] input, the listed pseudo-code illustrates the conversion to s\_axis\_tx\_tkeep[15:0]. The user must drive s\_axis\_tx\_tkeep[15:0] every clock cycle. #### 128-Bit Receive The 128-bit receive remainder signal $trn_rrem[1:0]$ does not have an equivalent strobe signal for AXI4-Stream. Instead, (is\_sof[4:0]) m\_axis\_rx\_tuser[14:10] and (is\_eof[4:0]) m\_axis\_rx\_tuser[21:17] are used. Existing TRN designs can do a conversion on the rx\_is\_sof and rx\_is\_eof signals to recreate the $trn_rrem[1:0]$ signal using combinatorial logic. The listed pseudo-code illustrates the conversion. This pseudo-code assumes that the user has swapped the DWORD locations from the AXI4-Stream interface (see the $usr_trn_rd[127:0]$ signal pseudo-code). ``` trn_rrem[1] = ( (rx_is_sof[4] && rx_is_eof[4] && rx_is_eof[3]) || (!rx_is_sof[4] && rx_is_eof[4] && rx_is_eof[3]) || (rx_is_sof[4] && !rx_is_eof[4] && !rx_is_sof[3]) ) trn_rrem_n[0] = !rx_is_eof[2] ``` **Note:** 128-bit interface does NOT use m\_axis\_rx\_tlast signal at all (tied low), but rather it uses m\_axis\_rx\_tuser signals. ### **Packet Transfer Discontinue on Receive** When the trn\_rsrc\_dsc\_n signal in the TRN interface is asserted, it indicates to the user that a received packet has been discontinued. The AXI4-Stream interface has no equivalent signal. On both the TRN and AXI4-Stream cores, however, a packet is only discontinued on the receive interface if link connectivity is lost. Therefore, users can just monitor the user\_lnk\_up signal to determine a receive packet discontinue condition. On the TRN interface, the packet transmission on the data interface (trn\_rd) stops immediately following assertion of trn\_rsrc\_dsc\_n, and trn\_reof\_n might never be asserted. On the AXI4-Stream interface, the packet is padded out to the proper length of the TLP, and m\_axis\_rx\_tlast is asserted even though the data is corrupted. Figure A-3 and Figure A-4 show the TRN and AXI4-Stream signaling for packet discontinue. To recreate the trn\_rsrc\_dsc\_n signal, the user can just invert and add one clock cycle delay to user\_lnk\_up. Figure A-3: Receive Discontinue on the TRN Interface Figure A-4: Receive Discontinue on the AXI4-Stream Interface # **Packet Re-ordering on Receive** The TRN interface uses the $trn_rnp_ok_n$ signal to re-order TLP traffic on the receive interface. The AXI4-Stream interface has an equivalent signal, $rx_np_ok$ . Users need to account for two differences in the AXI4-Stream interface as shown in Table A-9. Users have to account for these differences in their custom logic. If the user application does not use packet re-ordering, the user can tie $rx_np_ok$ to 1b. Table A-9: AXI4-Stream Interface Differences | TRN<br>trn_rnp_ok_n | AXI4-Stream<br>rx_np_ok | |---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------| | Active-Low | Active-High | | Must be deasserted at least one clock cycle before trn_reof_n of the next-to-last Non-Posted TLP that the user can accept | Must be deasserted at least one clock cycle before is_eof[4] of the second-to-last Non-Posted TLP that the user can accept | # **System Reset** The system reset is usually provided by PERST#, which is an active-Low signal. # Debugging This appendix provides information on using resources available on the Xilinx Support website, available debug tools, and a step-by-step process for debugging designs that use the 7 Series FPGAs Integrated Block for PCI Express®. This appendix uses flow diagrams to guide the user through the debug process. This information is found in this appendix: - Finding Help on Xilinx.com - Contacting Xilinx Technical Support - Debug Tools - Simulation Debug - Hardware Debug # Finding Help on Xilinx.com To help in the design and debug process when using the 7 series FPGA, the Xilinx Support webpage (<a href="www.xilinx.com/support">www.xilinx.com/support</a>) contains key resources such as Product documentation, Release Notes, Answer Records, and links to opening a Technical Support case. ### **Documentation** This Product Guide is the main document associated with the 7 Series Integrated Block for PCIe. This Integrated Block for PCI Express document along with documentation related to all products that aid in the design process can be found on the Xilinx Support webpage (<a href="https://www.xilinx.com/support">www.xilinx.com/support</a>) or by using the Xilinx Documentation Navigator. You can download the Xilinx Documentation Navigator from the Design Tools tab on the Downloads page (<a href="www.xilinx.com/download">www.xilinx.com/download</a>). For more information about this tool and the features available, please reference the online help after installation. ### **Solution Centers** See the <u>Xilinx Solution Centers</u> for support on devices, software tools, and intellectual property at all stages of the design cycle. Topics include design assistance, advisories, and troubleshooting tips. The Solution Center applicable to the 7 Series Integrated Block for PCIe core is located at Xilinx Solution Center for PCI Express. ### **Known Issues** Answer Records include information about commonly encountered problems, helpful information on how to resolve these problems, and any known issues with a Xilinx product. Answer Records are created and maintained daily ensuring that users have access to the most accurate information available. Answer Records for this core are listed below, and can also be located by using the Search Support box on the main Xilinx support web page. To maximize your search results, use proper keywords such as - the product name - tool message(s) - · summary of the issue encountered. A filter search is available after results are returned to further target the results. #### Master Answer Record for the 7 Series Integrated Block for PCIe AR 54643 # **Contacting Xilinx Technical Support** Xilinx provides technical support at <a href="www.xilinx.com/support">www.xilinx.com/support</a> for this LogiCORE™ IP product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support of product if implemented in devices that are not defined in the documentation, if customized beyond that allowed in the product documentation, or if changes are made to any section of the design labeled DO NOT MODIFY. To contact Technical Support: - 1. Navigate to www.xilinx.com/support. - 2. Open a WebCase by selecting the WebCase link located under Support Quick Links. When opening a WebCase, include: Target FPGA including package and speed grade - All applicable Xilinx Design Tools, and simulator software versions - Additional files might be required based on the specific issue. See the relevant sections in this debug guide for further information on specific files to include with the WebCase. # **Debug Tools** There are many tools available to debug PCI Express design issues. This section indicates which tools are useful for debugging the various situations encountered. # **Example Design** Xilinx Endpoint for PCI Express products come with a synthesizable back-end application called the PIO design that has been tested and is proven to be interoperable in available systems. The design appropriately handles all incoming one Endpoint read and write transactions. It returns completions for non-posted transactions and updates the target memory space for writes. For more information, see Programmed Input/Output: Endpoint Example Design, page 257. ## **Vivado Lab Tools** Vivado™ Lab Tools inserts logic analyzer (ILA) and virtual I/O (VIO) cores directly into your design. Vivado Lab Tools allows you to set trigger conditions to capture application and integrated block port signals in hardware. Captured signals can then be analyzed. This feature represents the functionality in the Vivado Integrated Design Environment (IDE) that is used for logic debugging and validation of a design running in Xilinx FPGA devices in hardware. The Vivado logic analyzer is used to interact with the logic debug LogiCORE IP cores, including: - ILA 2.0 (and later versions) - VIO 2.0 (and later versions) ### **Reference Boards** Various Xilinx development boards support the 7 Series Integrated Block for PCIe. These boards can be used to prototype designs and establish that the core can communicate with the system. - 7 series evaluation boards - KC705 - 。 KC724 # **Link Analyzers** Third-party link analyzers show link traffic in a graphical or text format. Lecroy, Agilent, and Vmetro are companies that make common analyzers available today. These tools greatly assist in debugging link issues and allow users to capture data which Xilinx support representatives can view to assist in interpreting link behavior. # **Third-Party Software Tools** This section describes third-party software tools that can be useful in debugging. ### LSPCI (Linux) LSPCI is available on Linux platforms and allows users to view the PCI Express device configuration space. LSPCI is usually found in the /sbin directory. LSPCI displays a list of devices on the PCI buses in the system. See the LSPCI manual for all command options. Some useful commands for debugging include: ``` • lspci -x -d [<vendor>]:[<device>] ``` This displays the first 64 bytes of configuration space in hexadecimal form for the device with vendor and device ID specified (omit the -d option to display information for all devices). The default Vendor ID for Xilinx cores is 10EE. Here is a sample of a read of the configuration space of a Xilinx device: Included in this section of the configuration space are the Device ID, Vendor ID, Class Code, Status and Command, and Base Address Registers. lspci -xxxx -d [<vendor>]:[<device>] This displays the extended configuration space of the device. It can be useful to read the extended configuration space on the root and look for the Advanced Error Reporting (AER) registers. These registers provide more information on why the device has flagged an error (for example, it might show that a correctable error was issued because of a replay timer timeout). • lspci -k Shows kernel drivers handling each device and kernel modules capable of handling it (works with kernel 2.6 or later). ### **PCItree (Windows)** PCItree can be downloaded at <u>www.pcitree.de</u> and allows the user to view the PCI Express device configuration space and perform one DWORD memory writes and reads to the aperture. The configuration space is displayed by default in the lower right corner when the device is selected, as shown in Figure B-1. Figure B-1: PCItree with Read of Configuration Space ### **HWDIRECT (Windows)** HWDIRECT can be purchased at <a href="www.eprotek.com">www.eprotek.com</a> and allows you to view the PCI Express device configuration space as well as the extended configuration space (including the AER registers on the root). Figure B-2: HWDIRECT with Read of Configuration Space ### **PCI-SIG Software Suites** PCI-SIG® software suites such as PCIE-CV can be used to test compliance with the specification. This software can be downloaded at www.pcisig.com. # **Simulation Debug** This section provides simulation debug flow diagrams for some of the most common issues experienced by users. Endpoints that are shaded gray indicate that more information can be found in sections after Figure B-3. # **Questa SIM Debug** Figure B-3 shows the flowchart for Mentor Graphic Questa® SIM debug. Figure B-3: Questa SIM Debug Flow Diagram ### **PIO Simulator Expected Output** The PIO design simulation should give the output as follows: ``` # [ 60967220] : TSK_PARSE_FRAME on Receive # [ 66583220]: Check Device/Vendor ID - PASSED # [ 66631220] : TSK_PARSE_FRAME on Transmit # [ 69031328] : TSK_PARSE_FRAME on Receive # [ 746313281 : Check CMPS ID - PASSED # [ 74631328] : SYSTEM CHECK PASSED 74631328] : Inspecting Core Configuration Space... # [ 74679316] : TSK_PARSE_FRAME on Transmit # [ # [ 76327322] : TSK_PARSE_FRAME on Transmit # [ 77031308] : TSK_PARSE_FRAME on Receive # [ 78727272] : TSK_PARSE_FRAME on Receive # [ 84375277] : TSK_PARSE_FRAME on Transmit # [ 86023267] : TSK_PARSE_FRAME on Transmit # [ 86727220] : TSK_PARSE_FRAME on Receive # [ 88423220] : TSK_PARSE_FRAME on Receive # [ 94071220] : TSK_PARSE_FRAME on Transmit # [ 95719220] : TSK_PARSE_FRAME on Transmit # [ 96423288] : TSK_PARSE_FRAME on Receive # [ 98119322] : TSK_PARSE_FRAME on Receive # [ 103767322] : TSK_PARSE_FRAME on Transmit # [ 105415337] : TSK_PARSE_FRAME on Transmit 106119316] : TSK_PARSE_FRAME on Receive # [ 107815316] : TSK_PARSE_FRAME on Receive # [ 113463267] : TSK_PARSE_FRAME on Transmit # [ 115111308] : TSK_PARSE_FRAME on Transmit # [ 115815207] : TSK_PARSE_FRAME on Receive # [ 117511220] : TSK_PARSE_FRAME on Receive # [ 123159220] : TSK_PARSE_FRAME on Transmit # [ 124807220] : TSK_PARSE_FRAME on Transmit 125511308] : TSK_PARSE_FRAME on Receive # [ 127207296] : TSK_PARSE_FRAME on Receive # [ # [ 132855337] : TSK_PARSE_FRAME on Transmit # [ 134503288] : TSK_PARSE_FRAME on Transmit # [ 135207316] : TSK_PARSE_FRAME on Receive # [ 136903316] : TSK_PARSE_FRAME on Receive # [ 142503316] PCI EXPRESS BAR MEMORY/IO MAPPING PROCESS BEGUN... # BAR 0: VALUE = 00000000 RANGE = fff00000 TYPE = MEM32 MAPPED # BAR 1: VALUE = 00000000 RANGE = 00000000 TYPE = DISABLED BAR 2: VALUE = 00000000 RANGE = 00000000 TYPE = DISABLED BAR 3: VALUE = 00000000 RANGE = 00000000 TYPE = DISABLED BAR 4: VALUE = 00000000 RANGE = 00000000 TYPE = DISABLED BAR 5: VALUE = 00000000 RANGE = 00000000 TYPE = DISABLED EROM : VALUE = 00000000 RANGE = 00000000 TYPE = DISABLED 142503316] : Setting Core Configuration Space... # [ # [ 142551308] : TSK_PARSE_FRAME on Transmit # [ 144199316] : TSK_PARSE_FRAME on Transmit # [ 144903193] : TSK_PARSE_FRAME on Receive # [ 145847316] : TSK_PARSE_FRAME on Transmit # [ 146567204] : TSK_PARSE_FRAME on Receive # [ 147495316] : TSK_PARSE_FRAME on Transmit # [ 148199270] : TSK_PARSE_FRAME on Receive # [ 149143316] : TSK_PARSE_FRAME on Transmit # [ 149863267] : TSK_PARSE_FRAME on Receive # [ 150791328] : TSK_PARSE_FRAME on Transmit 151495316] : TSK_PARSE_FRAME on Receive # [ 152439322] : TSK_PARSE_FRAME on Transmit # [ # [ 153159316] : TSK_PARSE_FRAME on Receive # [ 154087296] : TSK_PARSE_FRAME on Transmit # [ 154791316] : TSK_PARSE_FRAME on Receive ``` ``` # [ 155735315] : TSK_PARSE_FRAME on Transmit # [ 156455316] : TSK_PARSE_FRAME on Receive # [ 158087322] : TSK_PARSE_FRAME on Receive # [ 171735277]: Transmitting TLPs to Memory 32 Space BAR 0 # [ 171783193] : TSK_PARSE_FRAME on Transmit # [ 171991308] : TSK_PARSE_FRAME on Transmit 174247296] : TSK_PARSE_FRAME on Receive # [ # [ 179943316]: Test PASSED --- Write Data: 01020304 successfully received 180103267] : Finished transmission of PCI-Express TLPs # ** Note: $finish : ../tests/sample_tests1.v(317) Time: 180103267 ps Iteration: 6 Instance: /board/RP/tx_usrapp ``` ### **Compiling Simulation Libraries** Use the compxlib command to compile simulation libraries. This tool is delivered as part of the Xilinx software. For more information about compxlib, see the *Command Line Tools User Guide (UG628)* [Ref 13]. Assuming the Xilinx and Questa Sim environments are set up correctly, this is an example of compiling the SecureIP and UNISIM libraries for Verilog into the current directory: ``` compxlib -s mti_se -arch virtex7 -l verilog -lib secureip -lib unisims -dir ./ ``` Compxlib produces a modelsim.ini file containing the library mappings. In Questa SIM, to see the current library mappings type **vmap** at the prompt. The mappings can be updated in the ini file, or to map a library at the Questa SIM prompt, type: ``` vmap [<logical_name>] [<path>] ``` For example: ``` Vmap unisims_ver C:\my_unisim_lib ``` # **Next Step** If the debug suggestions listed previously do not resolve the issue, open a support case or visit the Xilinx User Community forums to have the appropriate Xilinx expert assist with the issue. To create a technical support case in WebCase, see the Xilinx website at: www.xilinx.com/support/clearexpress/websupport.htm Items to include when opening a case: - Detailed description of the issue and results of the steps listed above. - Attach a VCD or WLF dump of the simulation. To discuss possible solutions, use the Xilinx User Community: forums.xilinx.com/xlnx/ # **Hardware Debug** Hardware issues can range from device recognition issues to problems seen after hours of testing. This section provides debug flow diagrams for some of the most common issues. Endpoints that are shaded gray indicate that more information can be found in sections after Figure B-4. Figure B-4: Design Fails in Hardware Debug Flow Diagram # **FPGA Configuration Time Debug** Device initialization and configuration issues can be caused by not having the FPGA configured fast enough to enter link training and be recognized by the system. Section 6.6 of *PCI Express Base Specification, rev. 2.1* [Ref 2] states two rules that might be impacted by FPGA Configuration Time: - A component must enter the LTSSM Detect state within 20 ms of the end of the Fundamental reset. - A system must guarantee that all components intended to be software visible at boot time are ready to receive Configuration Requests within 100 ms of the end of Conventional Reset at the Root Complex. These statements basically mean the FPGA must be configured within a certain finite time, and not meeting these requirements could cause problems with link training and device recognition. Configuration can be accomplished using an onboard PROM or dynamically using JTAG. When using JTAG to configure the device, configuration typically occurs after the Chipset has enumerated each peripheral. After configuring the FPGA, a soft reset is required to restart enumeration and configuration of the device. A soft reset on a Windows based PC is performed by going to **Start** > **Shut Down** and then selecting **Restart**. To eliminate FPGA configuration as a root cause, the designer should perform a soft restart of the system. Performing a soft reset on the system keeps power applied and forces re-enumeration of the device. If the device links up and is recognized after a soft reset is performed, then FPGA configuration is most likely the issue. Most typical systems use ATX power supplies which provide some margin on this 100 ms window as the power supply is normally valid before the 100 ms window starts. For more information on FPGA configuration, see FPGA Configuration in Chapter 3. # **Link is Training Debug** Figure B-5 shows the flowchart for link trained debug. Figure B-5: Link Trained Debug Flow Diagram ### **FPGA Configuration Time Debug** Device initialization and configuration issues can be caused by not having the FPGA configured fast enough to enter link training and be recognized by the system. Section 6.6 of *PCI Express Base Specification, rev. 2.1* [Ref 2] states two rules that might be impacted by FPGA Configuration Time: - A component must enter the LTSSM Detect state within 20 ms of the end of the Fundamental reset. - A system must guarantee that all components intended to be software visible at boot time are ready to receive Configuration Requests within 100 ms of the end of Conventional Reset at the Root Complex. These statements basically mean the FPGA must be configured within a certain finite time, and not meeting these requirements could cause problems with link training and device recognition. Configuration can be accomplished using an onboard PROM or dynamically using JTAG. When using JTAG to configure the device, configuration typically occurs after the Chipset has enumerated each peripheral. After configuring the FPGA, a soft reset is required to restart enumeration and configuration of the device. A soft reset on a Windows based PC is performed by going to **Start** > **Shut Down** and then selecting **Restart**. To eliminate FPGA configuration as a root cause, the designer should perform a soft restart of the system. Performing a soft reset on the system keeps power applied and forces re-enumeration of the device. If the device links up and is recognized after a soft reset is performed, then FPGA configuration is most likely the issue. Most typical systems use ATX power supplies which provides some margin on this 100 ms window as the power supply is normally valid before the 100 ms window starts. For more information on FPGA configuration, see FPGA Configuration in Chapter 3. ### **Clock Debug** One reason to not deassert the user\_reset\_out signal is that the fabric PLL (MMCM) and Transceiver PLL have not locked to the incoming clock. To verify lock, monitor the transceiver RXPLLLKDET output and the MMCM LOCK output. If the PLLs do not lock as expected, it is necessary to ensure the incoming reference clock meets the requirements in 7 Series FPGAs GTX/GTH Transceivers User Guide [Ref 10]. The REFCLK signal should be routed to the dedicated reference clock input pins on the serial transceiver, and the user design should instantiate the IBUFDS\_GTE2 primitive in the user design. See the 7 Series FPGAs GTX/GTH Transceivers User Guide for more information on PCB layout requirements, including reference clock requirements. Reference clock jitter can potentially close both the TX and RX eyes, depending on the frequency content of the phase jitter. Therefore, as clean a reference clock as possible must be maintained. Reduce crosstalk on REFCLK by isolating the clock signal from nearby high-speed traces. Maintain a separation of at least 25 mils from the nearest aggressor signals. The PCI Special Interest Group website provides other tools for ensuring the reference clocks are compliant to the requirements of the PCI Express Specification: <a href="https://www.pcisig.com/specifications/pciexpress/compliance/compliance\_library">www.pcisig.com/specifications/pciexpress/compliance/compliance\_library</a> ### **Debugging PCI Configuration Space Parameters** Often, a user application fails to be recognized by the system, but the Xilinx PIO Example design works. In these cases, the user application is often using a PCI configuration space setting that is interfering with the system systems ability to recognize and allocate resources to the card. Xilinx solutions for PCI Express handle all configuration transactions internally and generate the correct responses to incoming configuration requests. Chipsets have limits as to the amount of system resources it can allocate and the core must be configured to adhere to these limitations. The resources requested by the Endpoint are identified by the BAR settings within the Endpoint configuration space. The user should verify that the resources requested in each BAR can be allocated by the chipset. I/O BARs are especially limited so configuring a large I/O BAR typically prevents the chipset from configuring the device. Generate a core that implements a small amount of memory (approximately 2 KB) to identify if this is the root cause. The Class Code setting selected in the Vivado IP catalog can also affect configuration. The Class Code informs the Chipset as to what type of device the Endpoint is. Chipsets might expect a certain type of device to be plugged into the PCI Express slot and configuration might fail if it reads an unexpected Class Code. The BIOS could be configurable to work around this issue. Use the PIO design with default settings to rule out any device allocation issues. The PIO design default settings have proven to work in all systems encountered when debugging problems. If the default settings allow the device to be recognized, then change the PIO design settings to match the intended user application by changing the PIO configuration in the Vivado IP catalog. Trial and error might be required to pinpoint the issue if a link analyzer is not available. Using a link analyzer, it is possible to monitor the link traffic and possibly determine when during the enumeration and configuration process problems occur. # **Application Requirements** During enumeration, it is possible for the chipset to issue TLP traffic that is passed from the core to the backend application. A common oversight when designing custom backend applications is to not have logic which handles every type incoming request. As a result, no response is created and problems arise. The PIO design has the necessary backend functions to respond correctly to any incoming request. It is the responsibility of the application to generate the correct response. These packet types are presented to the application: - Requests targeting the Expansion ROM (if enabled) - Message TLPs - Memory or I/O requests targeting a BAR - All completion packets The PIO design, can be used to rule out any of these types of concerns, as the PIO design responds to all incoming transactions to the user application in some way to ensure the host receives the proper response allowing the system to progress. If the PIO design works, but the custom application does not, some transaction is not being handled properly. The ChipScope™ tool should be implemented on the wrapper Receive AXI4-Stream interface to identify if requests targeting the backend application are drained and completed successfully. The AXI4-Stream interface signals that should be probed in the ChipScope tool are defined in Table B-1, page 326. ### Using a Link Analyzer to Debug Device Recognition Issues In cases where the link is up (user\_lnk\_up = 1), but the device is not recognized by the system, a link analyzer can help solve the issue. It is likely the FPGA is not responding properly to some type of access. The link view can be used to analyze the traffic and see if anything looks out of place. To focus on the issue, it might be necessary to try different triggers. Here are some trigger examples: - Trigger on the first INIT\_FC1 and/or UPDATE\_FC in either direction. This allows the analyzer to begin capture after link up. - The first TLP normally transmitted to an Endpoint is the Set Slot Power Limit Message. This usually occurs before Configuration traffic begins. This might be a good trigger point. - Trigger on Configuration TLPs. - Trigger on Memory Read or Memory Write TLPs. # **Data Transfer Failing Debug** Figure B-6 shows the flowchart for data transfer debug. Figure B-6: Data Transfer Debug Flow Diagram # **Identifying Errors** Hardware symptoms of system lock up issues are indicated when the system hangs or a blue screen appears (PC systems). The PCI Express Base Specification, rev. 2.1 [Ref 2] requires that error detection be implemented at the receiver. A system lock up or hang is commonly the result of a Fatal Error and is reported in bit 2 of the receiver Device Status register. Using the ChipScope tool, monitor the core device status register to see if a fatal error is being reported. A fatal error reported at the Root complex implies an issue on the transmit side of the EP. The Root Complex Device Status register can often times be seen using PCITree (Windows) or LSPCI (Linux). If a fatal error is detected, see the Transmit section. A Root Complex can often implement Advanced Error Reporting, which further distinguishes the type of error reported. AER provides valuable information as to why a certain error was flagged and is provided as an extended capability within a devices configuration space. Section 7.10 of the PCI Express Base Specification, rev. 2.1 provides more information on AER registers. #### **Transmit** #### Fatal Error Detected on Root or Link Partner Check to make sure the TLP is correctly formed and that the payload (if one is attached) matches what is stated in the header length field. The Endpoints device status register does not report errors created by traffic on the transmit channel. These signals should be monitored on the Transmit interface to verify all traffic being initiated is correct. See Table 2-9, page 18 for signal descriptions. - user\_lnk\_up - s axis tx tlast - s\_axis\_tx\_tdata - s\_axis\_tx\_trb - s\_axis\_tx\_tvalid - s axis tx tready #### **Fatal Error Not Detected** Ensure that the address provided in the TLP header is valid. The kernel mode driver attached to the device is responsible for obtaining the system resources allocated to the device. In a Bus Mastering design, the driver is also responsible for providing the application with a valid address range. System hangs or blue screens might occur if a TLP contains an address that does not target the designated address range for that device. #### Receive Xilinx solutions for PCI Express provide the Device Status register to the application on CFG DSTATUS[3:0]. Table B-1: Description of CFG\_DSTATUS[3:0] | CFG_DSTATUS[3:0] | Description | |------------------|----------------------------| | CFG_DSTATUS[0] | Correctable Error Detected | | CFG_DSTATUS[1] | Non-Fatal Error Detected | | CFG_DSTATUS[2] | Fatal Error Detected | | CFG_DSTATUS[3] | UR Detected | System lock up conditions due to issues on the receive channel of the PCI Express core are often result of an error message being sent upstream to the root. Error messages are only sent when error reporting is enabled in the Device Control register. A fatal condition is reported if any of these events occur: - Training Error - DLL Protocol Error - Flow Control Protocol Error - Malformed TLP - Receiver Overflow The first four bullets are not common in hardware because both Xilinx solutions for PCI Express and connected components have been thoroughly tested in simulation and hardware. However, a receiver overflow is a possibility. You must follow the requirements discussed in Receiver Flow Control Credits Available in Chapter 3 when issuing memory reads. #### **Non-Fatal Errors** This subsection lists conditions reported as Non-Fatal errors. See the *PCI Express Base Specification, rev. 2.1* for more details. If the error is being reported by the root, the AER registers can be read to determine the condition that led to the error. Use a tool such as HWDIRECT, discussed in Third-Party Software Tools, page 310, to read the root's AER registers. Chapter 7 of the *PCI Express Base Specification* defines the AER registers. If the error is signaled by the Endpoint, debug ports are available to help determine the specific cause of the error. Correctable Non-Fatal errors are: - Receiver Error - Bad TLP - Bad DLLP - Replay Timeout - Replay NUM Rollover The first three errors listed above are detected by the receiver and are not common in hardware systems. The replay error conditions are signaled by the transmitter. If an ACK is not received for a packet within the allowed time, it is replayed by the transmitter. Throughput can be reduced if many packets are being replayed, and the source can usually be determined by examining the link analyzer or ChipScope tool captures. Uncorrectable Non-Fatal errors are: - Poisoned TLP - Received ECRC Check Failed - Unsupported Request (UR) - Completion Timeout - Completer Abort - Unexpected Completion - ACS Violation An unsupported request usually indicates that the address in the TLP did not fall within the address space allocated to the BAR. This often points to an issue with the address translation performed by the driver. Ensure also that the BAR has been assigned correctly by the root at start-up. LSPCI or PCItree discussed in Third-Party Software Tools, page 310 can be used to read the BAR values for each device. A completion timeout indicates that no completion was returned for a transmitted TLP and is reported by the requester. This can cause the system to hang (could include a blue screen on Windows) and is usually caused when one of the devices locks up and stops responding to incoming TLPs. If the root is reporting the completion timeout, the ChipScope tool can be used to investigate why the User Application did not respond to a TLP (for example, the User Application is busy, there are no transmit buffers available, or s\_axis\_tx\_tready is deasserted). If the Endpoint is reporting the Completion timeout, a link analyzer would show the traffic patterns during the time of failure and would be useful in determining the root cause. #### **Next Steps** If the debug suggestions listed previously do not resolve the issue, open a support case or visit the Xilinx User Community forums to have the appropriate Xilinx expert assist with the issue. To create a technical support case in WebCase, see the Xilinx website at: www.xilinx.com/support/clearexpress/websupport.htm Items to include when opening a case: - Detailed description of the issue and results of the steps listed above. - ChipScope tool VCD captures taken in the steps above. To discuss possible solutions, use the Xilinx User Community: forums.xilinx.com/xlnx/ # Managing Receive-Buffer Space for Inbound Completions The PCI Express® Base Specification [Ref 2] requires all Endpoints to advertise infinite Flow Control credits for received Completions to their link partners. This means that an Endpoint must only transmit Non-Posted Requests for which it has space to accept Completion responses. This appendix describes how a User Application can manage the receive-buffer space in the 7 Series Integrated Block for PCIe core to fulfill this requirement. ## **General Considerations and Concepts** #### **Completion Space** Table C-1 defines the completion space reserved in the receive buffer by the core. The values differ depending on the different Capability Max Payload Size settings of the core and the performance level selected by the designer. If the designer chooses to not have TLP Digests (ECRC) removed from the incoming packet stream, the TLP Digests (ECRC) must be accounted for as part of the data payload. Values are credits, expressed in decimal. | Conshility May Poyland Cine | Performance | Level: Good | Performance Level: High | | |-------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------| | Capability Max Payload Size (bytes) | Cpl. Hdr.<br>(Total_CplH) | Cpl. Data<br>(Total_CplD) | Cpl. Hdr.<br>(Total_CplH) | Cpl. Data<br>(Total_CplD) | | 128 | 36 | 77 | 36 | 154 | | 156 | 36 | 77 | 36 | 154 | | 512 | 36 | 154 | 36 | 308 | | 1024 | 36 | 308 | 36 | 616 | Table C-1: Receiver-Buffer Completion Space #### **Maximum Request Size** A Memory Read cannot request more than the value stated in Max\_Request\_Size, which is given by Configuration bits cfg\_dcommand[14:12] as defined in Table C-2. If the User Application chooses not to read the Max\_Request\_Size value, it must use the default value of 128 bytes. | of a document of (4.4.4.2) | Max_Request_Size | | | | | |----------------------------|------------------|------|-----|---------|--| | cfg_dcommand[14:12] | Bytes | DW | QW | Credits | | | d000b | 128 | 32 | 16 | 8 | | | 001b | 256 | 64 | 32 | 16 | | | 010b | 512 | 128 | 64 | 32 | | | 011b | 1024 | 256 | 128 | 64 | | | 100b | 2048 | 512 | 256 | 128 | | | 101b | 4096 | 1024 | 512 | 256 | | | 110b-111b | Reserved | | | | | Table C-2: Max\_Request\_Size Settings #### **Read Completion Boundary** A Memory Read can be answered with multiple Completions, which when put together return all requested data. To make room for packet-header overhead, the User Application must allocate enough space for the maximum number of Completions that might be returned. To make this process easier, the *PCI Express Base Specification* quantizes the length of all Completion packets such that each must start and end on a naturally aligned Read Completion Boundary (RCB), unless it services the starting or ending address of the original request. The value of RCB is determined by Configuration bit cfg\_lcommand[3] as defined in Table C-3. If the User Application chooses not to read the RCB value, it must use the default value of 64 bytes. Table C-3: Read Completion Boundary Settings | ofa Joannand[2] | | Read Completion Boundary | | | | |-----------------|-------|--------------------------|----|---------|--| | cfg_lcommand[3] | Bytes | DW | QW | Credits | | | 0 | 64 | 16 | 8 | 4 | | | 1 | 128 | 32 | 16 | 8 | | When calculating the number of Completion credits a Non-Posted Request requires, the user must determine how many RCB-bounded blocks the Completion response might require; this is the same as the number of Completion Header credits required. # **Methods of Managing Completion Space** A User Application can choose one of five methods to manage receive-buffer Completion space, as listed in Table C-4. For convenience, this discussion refers to these methods as LIMIT\_FC, PACKET\_FC, RCB\_FC, DATA\_FC, and STREAM\_FC. Each has advantages and disadvantages that the designer needs to consider when developing the User Application. | Method | Description | Advantage | Disadvantage | |-----------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------| | LIMIT_FC | Limit the total number of outstanding NP Requests | Simplest method to implement in user logic | Much Completion capacity goes unused | | PACKET_FC | Track the number of outstanding CpIH and CpID credits; allocate and deallocate on a per-packet basis | Relatively simple user logic; finer allocation granularity means less wasted capacity than LIMIT_FC | As with LIMIT_FC, credits for an NP are still tied up until the Request is completely satisfied | | RCB_FC | Track the number of outstanding CpIH and CpID credits; allocate and deallocate on a per-RCB basis | Ties up credits for less<br>time than PACKET_FC | More complex user<br>logic than LIMIT_FC or<br>PACKET_FC | | DATA_FC | Track the number of outstanding CpIH and CpID credits; allocate and deallocate on a per-RCB basis | Lowest amount of wasted capacity | More complex user logic than LIMIT_FC, PACKET_FC, and RCB_FC | | STREAM_FC | Stream packets out of the core at line rate | Very high performance | The user must accept<br>and process<br>Downstream<br>Completion and Posted<br>Transactions at line rate;<br>Most complex user<br>logic | Table C-4: Managing Receive Completion Space Methods #### LIMIT\_FC Method The LIMIT\_FC method is the simplest to implement. The User Application assesses the maximum number of outstanding Non-Posted Requests allowed at one time, MAX\_NP. To calculate this value, perform these steps: 1. Determine the number of CpIH credits required by a Max Request Size packet: Max\_Header\_Count = ceiling(Max\_Request\_Size / RCB) 2. Determine the greatest number of maximum-sized Completions supported by the CpID credit pool: Max\_Packet\_Count\_CpID = floor(CpID / Max\_Request\_Size) 3. Determine the greatest number of maximum-sized Completions supported by the CpIH credit pool: Max\_Packet\_Count\_CplH = floor(CplH / Max\_Header\_Count) 4. Use the *smaller* of the two quantities from steps 2 and 3 to obtain the maximum number of outstanding Non-Posted requests: MAX\_NP = min(Max\_Packet\_Count\_CpIH, Max\_Packet\_Count\_CpID) With knowledge of MAX\_NP, the User Application can load a register NP\_PENDING with zero at reset and make sure it always stays with the range 0 to MAX\_NP. When a Non-Posted Request is transmitted, NP\_PENDING decrements by one. When *all* Completions for an outstanding NP Request are received, NP\_PENDING increments by one. Although this method is the simplest to implement, it can waste the greatest receiver space because an entire Max\_Request\_Size block of Completion credit is allocated for each Non-Posted Request, regardless of actual request size. The amount of waste becomes greater when the User Application issues a larger proportion of short Memory Reads (on the order of a single DWORD), I/O Reads and I/O Writes. #### PACKET\_FC Method The PACKET\_FC method allocates blocks of credit in finer granularities than LIMIT\_FC, using the receive Completion space more efficiently with a small increase in user logic. Start with two registers, CPLH\_PENDING and CPLD\_PENDING, (loaded with zero at reset), and then perform these steps: 1. When the User Application needs to send an NP request, determine the potential number of CpIH and CpID credits it might require: ``` NP_CplH = ceiling[((Start_Address mod RCB) + Request_Size) / RCB] NP_CplD = ceiling[((Start_Address mod 16 bytes) + Request_Size) /16 bytes ``` NP\_CpID = ceiling[((Start\_Address mod 16 bytes) + Request\_Size) /16 bytes] (except I/O Write, which returns zero data) The modulo and ceiling functions ensure that any fractional RCB or credit blocks are rounded up. For example, if a Memory Read requests 8 bytes of data from address 7Ch, the returned data can potentially be returned over two Completion packets (7Ch-7Fh, followed by 80h-83h). This would require two RCB blocks and two data credits. 2. Check these: ``` CPLH_PENDING + NP_CplH ≤ Total_CplH (from Table C-1) CPLD_PENDING + NP_CplD ≤ Total_CplD (from Table C-1) ``` - If both inequalities are true, transmit the Non-Posted Request, increase CPLH\_PENDING by NP\_CplH and CPLD\_PENDING by NP\_CplD. For each NP Request transmitted, keep NP\_CplH and NP\_CplD for later use. - 4. When all Completion data is returned for an NP Request, decrement CPLH\_PENDING and CPLD\_PENDING accordingly. This method is less wasteful than LIMIT\_FC but still ties up all of an NP Request's Completion space until the *entire* request is satisfied. RCB\_FC and DATA\_FC provide finer deallocation granularity at the expense of more logic. #### **RCB FC Method** The RCB\_FC method allocates and de-allocates blocks of credit in RCB granularity. Credit is freed on a per-RCB basis. As with PACKET\_FC, start with two registers, CPLH\_PENDING and CPLD\_PENDING (loaded with zero at reset). 1. Calculate the number of data credits per RCB: $$CpID_PER_RCB = RCB / 16 bytes$$ 2. When the User Application needs to send an NP request, determine the potential number of CpIH credits it might require. Use this to allocate CpID credits with RCB granularity: 3. Check these: ``` CPLH_PENDING + NP_CplH ≤ Total_CplH CPLD_PENDING + NP_CplD ≤ Total_CplD ``` - 4. If both inequalities are true, transmit the Non-Posted Request, increase CPLH\_PENDING by NP\_CplH and CPLD\_PENDING by NP\_CplD. - 5. At the start of each incoming Completion, or when that Completion begins at or crosses an RCB without ending at that RCB, decrement CPLH\_PENDING by 1 and CPLD\_PENDING by CpID\_PER\_RCB. Any Completion could cross more than one RCB. The number of RCB crossings can be calculated by: ``` RCB_CROSSED = ceiling[((Lower_Address mod RCB) + Length) / RCB] ``` Lower\_Address and Length are fields that can be parsed from the Completion header. Alternatively, a designer can load a register CUR\_ADDR with Lower\_Address at the start of each incoming Completion, increment per DW or QW as appropriate, then count an RCB whenever CUR\_ADDR rolls over. This method is less wasteful than PACKET\_FC but still gives us an RCB granularity. If a User Application transmits I/O requests, the User Application could adopt a policy of only allocating one CpID credit for each I/O Read and zero CpID credits for each I/O Write. The User Application would have to match each incoming Completion's Tag with the Type (Memory Write, I/O Read, I/O Write) of the original NP Request. #### DATA\_FC Method The DATA\_FC method provides the finest allocation granularity at the expense of logic. As with PACKET\_FC and RCB\_FC, start with two registers, CPLH\_PENDING and CPLD\_PENDING (loaded with zero at reset). 1. When the User Application needs to send an NP request, determine the potential number of CpIH and CpID credits it might require: ``` NP_CpIH = ceiling[((Start_Address mod RCB) + Request_Size) / RCB] ``` NP\_CpID = ceiling[((Start\_Address mod 16 bytes) + Request\_Size) / 16 bytes] (except I/O Write, which returns zero data) 2. Check these: ``` CPLH_PENDING + NP_CplH ≤ Total_CplH CPLD_PENDING + NP_CplD ≤ Total_CplD ``` - 3. If both inequalities are true, transmit the Non-Posted Request, increase CPLH\_PENDING by NP\_CplH and CPLD\_PENDING by NP\_CplD. - 4. At the start of each incoming Completion, or when that Completion begins at or crosses an RCB without ending at that RCB, decrement CPLH\_PENDING by 1. The number of RCB crossings can be calculated by: ``` RCB_CROSSED = ceiling[((Lower_Address mod RCB) + Length) / RCB] ``` Lower\_Address and Length are fields that can be parsed from the Completion header. Alternatively, a designer can load a register CUR\_ADDR with Lower\_Address at the start of each incoming Completion, increment per DW or QW as appropriate, then count an RCB whenever CUR\_ADDR rolls over. 5. At the start of each incoming Completion, or when that Completion begins at or crosses at a naturally aligned credit boundary, decrement CPLD\_PENDING by 1. The number of credit-boundary crossings is given by: ``` DATA_CROSSED = ceiling[((Lower_Address mod 16 B) + Length) / 16 B] ``` Alternatively, a designer can load a register CUR\_ADDR with Lower\_Address at the start of each incoming Completion, increment per DW or QW as appropriate, then count an RCB whenever CUR\_ADDR rolls over each 16-byte address boundary. This method is the least wasteful but requires the greatest amount of user logic. If even finer granularity is desired, the user can scale the Total\_CplD value by 2 or 4 to get the number of Completion QWORDs or DWORDs, respectively, and adjust the data calculations accordingly. #### STREAM\_FC Method When configured as an Endpoint, user applications can maximize Downstream (away from Root Complex) data throughput by streaming Memory Read Transactions Upstream (towards the Root Complex) at the highest rate allowed on the Integrated Block Transaction transmit interface. Streaming Memory Reads are allowed only if m\_axis\_rx\_tready can be held asserted; so that Downstream Completion Transactions, along with Posted Transactions, can be presented on the integrated block's receive Transaction interface and processed at line rate. Asserting m\_axis\_rx\_tready in this manner guarantees that the Completion space within the receive buffer is not oversubscribed (that is, Receiver Overflow does not occur). # PCIE\_2\_1 Port Descriptions This appendix describes the physical interfaces visible on the 7 Series FPGAs Integrated Block software primitive, PCIE\_2\_1. This appendix contains these sections: - Clock and Reset Interface - Transaction Layer Interface - Block RAM Interface - GTX Transceiver Interface - Configuration Management Interface - Dynamic Reconfiguration Port Interface - Debug Interface Ports - TL2 Interface Ports ## **Clock and Reset Interface** Table D-1 defines the ports in the Clock and Reset interface. **Table D-1:** Clock and Reset Interface Port Descriptions | Port | Direction | Clock Domain | Description | |--------------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------| | CMRSTN | Input | USERCLK | Configuration Management reset (active-Low). This input resets the PCI™ Configuration Space of the integrated block. | | CMSTICKYRSTN | Input | USERCLK | Sticky configuration reset (active-Low). This input resets the sticky registers in the PCI Configuration Space of the integrated block. | | DLRSTN | Input | USERCLK | Data Link Layer reset (active-Low). This input resets the Data Link Layer (DLL) of the integrated block. | | FUNCLVLRSTN | Input | USERCLK | Not supported. This input must be tied High. | | PIPECLK | Input | PIPECLK | PIPE interface clock. | Table D-1: Clock and Reset Interface Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |---------------------|-----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | PLRECEIVEDHOTRST | Output | PIPECLK | Received hot reset. When asserted, this output indicates an in-band hot reset has been received. | | PLRSTN | Input | PIPECLK | Physical Layer reset (active-Low). This input resets the Physical Layer of the integrated block. | | PLTRANSMITHOTRST | Input | PIPECLK | Transmit hot reset. When asserted, this input directs the integrated block to transmit an in-band hot reset. | | RECEIVEDFUNCLVLRSTN | Output | USERCLK | Not supported. | | SYSRSTN | Input | NONE | Asynchronous system reset (active-Low). When this input is asserted the integrated block is reset. | | TLRSTN | Input | USERCLK | Transaction Layer reset (active-Low). This input resets the Transaction Layer of the integrated block. | | USERCLK | Input | USERCLK | User interface clock. | | USERCLK2 | Input | USERCLK | User interface clock 2. | | USERRSTN | Output | USERCLK | User interface reset (active-Low). This output should be used to reset the user design logic (it is asserted when the integrated block is reset). | # **Transaction Layer Interface** Packets are presented to and received from the integrated block Transaction Layer through the Transaction Layer interface. Table D-2 defines the ports in the Transaction Layer interface. **Table D-2:** Transaction Layer Interface Port Descriptions | Port | Direction | Clock Domain | Description | |-----------------|-----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------| | TRNFCCPLD[11:0] | Output | USERCLK | Completion Data Flow Control Credits. This output contains the number of Completion Data FC credits for the selected flow control type. | | TRNFCCPLH[7:0] | Output | USERCLK | Completion Header Flow Control Credits. This output contains the number of Completion Header FC credits for the selected flow control type. | | TRNFCNPD[11:0] | Output | USERCLK | Non-Posted Data Flow Control Credits. This output contains the number of Non-Posted Data FC credits for the selected flow control type. | | TRNFCNPH[7:0] | Output | USERCLK | Non-Posted Header Flow Control Credits. This output contains the number of Non-Posted Header FC credits for the selected flow control type. | | TRNFCPD[11:0] | Output | USERCLK | Posted Data Flow Control Credits. This output contains the number of Posted Data FC credits for the selected flow control type. | Table D-2: Transaction Layer Interface Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |-----------------|-----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TRNFCPH[7:0] | Output | USERCLK | Posted Header Flow Control Credits. This output contains the number of Posted Header FC credits for the selected flow control type. | | TRNFCSEL[2:0] | Input | USERCLK | Flow Control Informational Select. This input selects the type of flow control information presented on the TRNFC* signals. Valid values are: • 000b: Receive buffer available space • 001b: Receive credits granted to the link partner • 010b: Receive credits consumed • 100b: Transmit user credits available • 101b: Transmit credit limit • 110b: Transmit credits consumed | | TRNLNKUP | Output | USERCLK | Link status output (active-High). When this output is asserted, the Data Link Control and Management State Machine (DLCMSM) is in the DLACTIVE state. | | TRNRBARHIT[6:0] | Output | USERCLK | Receive BAR Hit (active-High). This output indicates the BAR(s) targeted by the current receive transaction: • TRNRBARHIT[0]: BAR0 • TRNRBARHIT[1]: BAR1 • TRNRBARHIT[2]: BAR2 • TRNRBARHIT[3]: BAR3 • TRNRBARHIT[4]: BAR4 • TRNRBARHIT[5]: BAR5 • TRNRBARHIT[6]: Expansion ROM Address • TRNRBARHIT[7]: Reserved for future use If two BARs are configured into a single 64-bit address, both corresponding TRNRBARHITN bits are asserted. | | TRNRD[127:0] | Output | USERCLK | Receive Data. This bus contains the packet data being received. | | TRNRDSTRDY | Input | USERCLK | Receive Destination Ready (active-High). This input is asserted to indicate that the user application is ready to accept data on TRNRD. Simultaneous assertion of TRNRSRCRDY and TRNRDSTRDY marks the successful transfer of data on TRNRD. | | TRNRECRCERR | Output | USERCLK | Receive ECRC Error (active-High). When asserted, this output indicates the current packet in progress has an ECRC error. It is asserted by the integrated block at the packet EOF. | | TRNREOF | Output | USERCLK | Receive End-of-Frame (active-High). When asserted, this output indicates the end of a packet. | | TRNRERRFWD | Output | USERCLK | Receive Error Forward (active-High). This output marks the current packet in progress as error-poisoned. It is asserted by the integrated block for the entire length of the packet. | | TRNRFCPRET | Input | USERCLK2 | Receive Posted Flow Control Credit Return. When asserted for one cycle, this input sets a condition that allows the posted credits to be transmitted to the link partner. The condition is cleared when the posted flow control credits are transmitted. | Table D-2: Transaction Layer Interface Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |--------------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TRNRNPOK | Input | USERCLK | Receive Non-Posted OK (active-High). The user application asserts this input whenever it is ready to accept a Non-Posted Request packet. This allows Posted and Completion packets to bypass Non-Posted packets in the inbound queue if necessitated by the user application. When the user application approaches a state where it is unable to service Non-Posted Requests, it must deassert TRNRNPOK one clock cycle before the integrated block presents TRNREOF of the last Non-Posted TLP the user application can accept. | | TRNRNPREQ | Input | USERCLK2 | Receive Non-Posted Request. When asserted, this input requests one non-posted TLP from the integrated block. | | TRNRREM[1:0] | Output | USERCLK2 | Receive Data Word Enable. This output is valid only if both TRNREOF and TRNRDSTRDY are asserted. Bit 1 is valid only when the datapath is 128 bits. When combined with TRNREOF and TRNRSOF, this output indicates which words of the TRNRD are valid. • 64-bit interface: TRNRREM[0] = 1, packet data on all of TRNRD[63:0] TRNRREM[0] = 0, packet data only on TRNRD[63:32] • 128-bit interface: TRNRREM[1]: Valid only if TRNRSRCRDY and TRNRDSTRDY are asserted. When asserted along with TRNRSOF or TRNREOF, indicates the location of start of frame (SOF) and/or end of frame (EOF) within the beat. • TRNRREM[1] = 1: Indicates TRNRD[127:64] has SOF and/or TRNRD[63:0] has EOF • TRNRREM[1] = 0: Indicates TRNRD[127:64] has EOF and/or TRNRD[63:0] has SOF TRNRREM[0]: Valid only if TRNREOF, TRNRSRCRDY, and TRNRDSTRDY are all asserted If TRNRREM[1] = 1: • TRNRREM[0] = 1, packet data is on all of TRNRD[127:32] If TRNRREM[0] = 0, packet data on all of TRNRD[127:64] • TRNRREM[0] = 1, packet data on all of TRNRD[127:64] | | TRNRSOF | Output | USERCLK | Receive Start-of-Frame (active-High). When asserted, this output indicates the start of a packet. | | TRNRSRCDSC | Output | USERCLK | Receive Source Discontinue (active-High). When asserted, this output indicates that the integrated block is aborting the current packet transfer. It is asserted when the physical link is going into reset. | | TRNRSRCRDY | Output | USERCLK | Receive Source Ready (active-High). When asserted, this output indicates that the integrated block is presenting valid data on TRNRD. | Table D-2: Transaction Layer Interface Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |-----------------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TRNTBUFAV[5:0] | Output | USERCLK | Transmit Buffers Available. This output provides the number of transmit buffers available in the integrated block. The maximum number is 32. Each transmit buffer can accommodate one TLP up to the supported Maximum Payload Size. | | TRNTCFGGNT | Input | USERCLK | Transmit Configuration Grant (active-High). The user application asserts this input in response to TRNTCFGREQ, to allow the integrated block to transmit an internally generated TLP. If the user does not need to postpone internally generated TLPs, this signal can be continuously asserted. | | TRNTCFGREQ | Output | USERCLK | Transmit Configuration Request (active-High). This output is asserted when the integrated block is ready to transmit a Configuration Completion or other internally generated TLP. | | TRNTD[127:0] | Input | USERCLK | Transmit Data. This bus contains the packet data to be transmitted. | | TRNTDSTRDY[3:0] | Output | USERCLK | Transmit Destination Ready (active-High). When asserted, this output indicates that the integrated block is ready to accept data on TRNTD. Simultaneous assertion of TRNTSRCRDY and TRNTDSTRDY marks a successful transfer of data on TRNTD. | | TRNTECRCGEN | Input | USERCLK | Transmit ECRC Generate (active-High). When asserted, this input causes the TLP Digest to be recalculated (if present) or appended (if not present). This input must be asserted along with packet SOF. | | TRNTEOF | Input | USERCLK | Transmit End-of-Frame (active-High). This input signals the end of a packet. | | TRNTERRDROP | Output | USERCLK | Transmit Error Drop (active-High). When asserted, this output indicates that the integrated block discarded a packet because of a length violation or, when streaming, data was not presented on consecutive clock cycles. Length violations include packets longer than supported or packets whose payload does not match the payload advertised in the TLP header length field. | | TRNTERRFWD | Input | USERCLK | Transmit Error Forward (active-High). This input marks the current packet in progress as error-poisoned. It can be asserted any time between SOF and EOF, inclusive. | | TRNTREM[1:0] | Input | USERCLK2 | Transmit Data Remainder. Valid only if TRNTEOF, TRNTSRCRDY, and TRNTDSTRDY are all asserted. • 64-bit interface Valid values are: • TRNTREM = 1, packet data on TRNTD[63:0] • TRNTREM = 0, packet data on TRNTD[63:32] • 128-bit interface TRNTREM[1:0] is used for the 128-bit interface. Valid values are: • TRNTREM[1:0] = 11, packet data on TRNTD[127:0] • TRNTREM[1:0] = 10, packet data on TRNTD[127:32] • TRNTREM[1:0] = 01, packet data on TRNTD[127:64] • TRNTREM[1:0] = 00, packet data on TRNTD[127:96] | Table D-2: Transaction Layer Interface Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |------------|-----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TRNTSOF | Input | USERCLK | Transmit Start-of-Frame (active-High). When asserted, this input indicates the start of a packet. | | TRNTSRCDSC | Input | USERCLK | Transmit Source Discontinue (active-High). When asserted, this input indicates that the user application is aborting the current packet. | | TRNTSRCRDY | Input | USERCLK | Transmit Source Ready (active-High). When asserted, this input indicates that the user application is presenting valid data on TRNTD. | | TRNTSTR | Input | USERCLK | Transmit Streamed (active-High). When asserted, this input indicates a packet is presented on consecutive clock cycles and transmission on the link can begin before the entire packet has been written to the integrated block. | ## **Block RAM Interface** The Transmit (TX) and Receive (RX) buffers are implemented with block RAM. Table D-3 defines the TX buffer and RX buffer ports for the Block RAM interface. **Table D-3:** Block RAM Interface Port Descriptions | Port | Direction | Clock Domain | Description | |------------------|-----------|--------------|-------------------------| | MIMRXRADDR[12:0] | Output | USERCLK | RX buffer read address | | MIMRXRDATA[67:0] | Input | USERCLK | RX buffer read data | | MIMRXREN | Output | USERCLK | RX buffer read enable | | MIMRXWADDR[12:0] | Output | USERCLK | RX buffer write address | | MIMRXWDATA[67:0] | Output | USERCLK | RX buffer write data | | MIMRXWEN | Output | USERCLK | RX buffer write enable | | MIMTXRADDR[12:0] | Output | USERCLK | TX buffer read address | | MIMTXRDATA[68:0] | Input | USERCLK | TX buffer read data | | MIMTXREN | Output | USERCLK | TX buffer read enable | | MIMTXWADDR[12:0] | Output | USERCLK | TX buffer write address | | MIMTXWDATA[68:0] | Output | USERCLK | TX buffer write data | | MIMTXWEN | Output | USERCLK | TX buffer write enable | # **GTX Transceiver Interface** The GTX Transceiver interface consists of these signal groupings: - GTX Transceiver Ports - PIPE per Lane Ports #### **GTX Transceiver Ports** Table D-4 defines the transceiver ports within the GTX Transceiver interface. **Table D-4: GTX Transceiver Port Descriptions** | Port | Direction | Clock<br>Domain | Description | |--------------------|-----------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------| | PLSELLNKRATE | Output | PIPECLK | This output reports the current link rate (driven by a separate flip-flop to control the PIPECLK BUFGMUX): • 0b: 2.5 GB/s • 1b: 5.0 GB/s | | PLSELLNKWIDTH[1:0] | Output | PIPECLK | This output reports the current link width: • 00b: x1 • 01b: x2 • 10b: x4 • 11b: x8 | Table D-4: GTX Transceiver Port Descriptions (Cont'd) | Port | Direction | Clock<br>Domain | Description | |-------------------|-----------|-----------------|------------------------------------------------------------------| | PLLTSSMSTATE[5:0] | Output | PIPECLK | This output shows the current LTSSM state: • 000000b: Det Quiet | | | | | • 000001b: Det Quiet Gen2 | | | | | • 000010b: Det Active | | | | | 000011b: Det Active Second | | | | | • 000100b: Pol Active | | | | | • 000101b: Pol config | | | | | 000110b: Pol Comp Pre Send Eios | | | | | 000111b: Pol Comp Pre Timeout | | | | | 001000b: Pol Comp Send Pattern | | | | | 001001b: Pol Comp Post Send Eios | | | | | 001010b: Pol Comp Post Timeout | | | | | • 001011b: Cfg Lwidth St0 | | | | | • 001100b: Cfg Lwidth St1 | | | | | • 001101b: Cfg Lwidth Ac0 | | | | | • 001110b: Cfg Lwidth Ac1 | | | | | 001111b: Cfg Lnum Wait | | | | | • 010000b: Cfg Lnum Acpt | | | | | • 010001b: Cfg Complete1 | | | | | 010010b: Cfg Complete2 | | | | | • 010011b: Cfg Complete4 | | | | | • 010100b: Cfg Complete8 | | | | | • 010101b: Cfg Idle | Table D-4: GTX Transceiver Port Descriptions (Cont'd) | Port | Direction | Clock<br>Domain | Description | |----------------------------|-----------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PLLTSSMSTATE[5:0] (Cont'd) | Output | PIPECLK | This output shows the current LTSSM state: 010110b: L0 010111b: L1 Entry0 011000b: L1 Entry1 011001b: L1 Idle 011010b: L1 Idle 011100b: Rec Rcvrlock 011101b: Rec Rcvrcfg 011110b: Rec Speed 0 011111b: Rec Speed 1 100000b: Rec Idle 100001b: Disabled Entry0 100011b: Disabled Entry1 100100b: Disabled Entry2 100101b: Disabled Idle 100110b: Dp Cfg Lwidth St0 100111b: Dp Cfg Lwidth St1 101000b: Dp Cfg Lwidth Ac0 101010b: Dp Cfg Lwidth Ac1 101010b: Dp Cfg Lnum Wait 101100b: Dp Cfg Lnum Wait 101101b: To 2 Detect 101111b: Lpbk Entry1 110000b: Lpbk Entry0 110011b: Lpbk Exit0 110011b: Lpbk Exit0 110011b: Lpbk Exit1 110001b: Lpbk Exit1 110011b: Lpbk Entry0 110011b: Lpbk Exit1 110011b: Lpbk Entry0 110011b: Lpbk Exit1 | | PLLANEREVERSALMODE[1:0] | Output | PIPECLK | This output shows the current Lane Reversal mode: • 00b: No reversal • 01b: Lanes 1:0 reversed • 10b: Lanes 3:0 reversed • 11b: Lanes 7:0 reversed | | PLPHYLNKUPN | Output | PIPECLK | This active-Low output indicates the Physical Layer link up status. | Table D-4: GTX Transceiver Port Descriptions (Cont'd) | Port | Direction | Clock<br>Domain | Description | |---------------------------|-----------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PLDIRECTEDLINKCHANGE[1:0] | Input | PIPECLK | This input directs the LTSSM to initiate a link width and/or speed change: • 00b: No change • 01b: Force link width • 10b: Force link speed • 11b: Force link width and speed (level-triggered) | | PLDIRECTEDLINKWIDTH[1:0] | Input | PIPECLK | This input specifies the target link width for a directed link change operation (it is only acted on when DIRECTEDLINKCHANGE[0] is 1b): • 00b: x1 • 01b: x2 • 10b: x4 • 11b: x8 | | PLDIRECTEDLINKSPEED | Input | PIPECLK | This input specifies the target link speed for a directed link change operation (only acted on when DIRECTEDLINKCHANGE[1] is 1b): • 0b: 2.5 GB/s • 1b: 5.0 GB/s | | PLDIRECTEDLTSSMNEW[5:0] | Input | PIPECLK | Tie-off to 000000. | | PLDIRECTEDLTSSMNEWVLD | Input | PIPECLK | Tie-off to 0. | | PLDIRECTEDLTSSMSTALL | Input | PIPECLK | Tie-off to 0. | | PLDIRECTEDCHANGEDONE | Output | PIPECLK | This output indicates that the directed link speed change or directed link width change is done. | | PLDIRECTEDLINKAUTON | Input | PIPECLK | This input specifies link reliability or autonomous for directed link change operation: • 0b: Link reliability • 1b: Autonomous | | PLTXPMSTATE[2:0] | Output | PIPECLK | This output indicates the TX power management state: • 000b: TXNOTINLOS • 001b: TXLOSENTRY • 010b: TXLOSIDLE • 011b: TXLOSFTS • 100b - 111b: Reserved | | PLRXPMSTATE[1:0] | Output | PIPECLK | This output indicates the RX power management state: • 00b: RXNOTINLOS • 01b: RXLOSENTRY • 10b: RXLOSIDLE • 11b: RXLOSFTS | Table D-4: GTX Transceiver Port Descriptions (Cont'd) | Port | Direction | Clock<br>Domain | Description | |----------------------------|-----------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PLLINKUPCFGCAP | Output | PIPECLK | When this output is High, the link is upconfigure capable (the link partner advertised upconfigure capability [symbol 4, bit 6] in the TS2s while in the Config.Complete state, and the device is upconfigure capable). | | PLLINKGEN2CAP | Output | PIPECLK | A High on this output indicates that the link is 5.0 GB/s capable (the link partner advertised a 5.0 GB/s data rate during the last transition from Recovery.RcvrCfg or Config.Complete to the L0 state and the device is 5.0 GB/s capable). | | PLLINKPARTNERGEN2SUPPORTED | Output | PIPECLK | This output is driven High if the link partner supports a 5.0 GB/s data rate (advertised at least after the 5.0 GB/s data rate was detected upon exiting, while transitioning from Recovery.RcvrCfg or Config.Complete to the L0 state). | | PLINITIALLINKWIDTH[2:0] | Output | PIPECLK | This output specifies the initial negotiated link width (when the first entry to Config.Idle from detect was successfully completed). • 000b: Link not trained yet • 001b: x1 • 010b: x2 • 011b: x4 • 100b: x8 | | PLUPSTREAMPREFERDEEMPH | Input | PIPECLK | This input indicates the preferred de-emphasis of an Endpoint. This input is used only when the UPSTREAM_FACING attribute is set to TRUE. • 0b: -6 dB • 1b: -3.5 dB | | PLDOWNSTREAMDEEMPHSOURCE | Input | PIPECLK | The downstream Root Port selects the de-emphasis used on the link at 5.0 GB/s. • 0b: Use Upstream Link Partner preferred de-emphasis • 1b: Use the Selectable De-Emphasis value from the Link Control 2 Register (only used when the UPSTREAM_FACING attribute is set to FALSE) | | PIPETXRCVRDET | Output | PIPECLK | When asserted, this output either initiates a receiver detection operation (in power state P1) or begins loopback (in power state P0). | | PIPETXRESET | Output | PIPECLK | When asserted, this output resets the PCS portion of the GTX transceiver. | Table D-4: GTX Transceiver Port Descriptions (Cont'd) | Port | Direction | Clock<br>Domain | Description | |-------------------|-----------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIPETXRATE | Output | PIPECLK | This output controls the link signaling rate (connects to the GTX transceiver): • 0b: Use a 2.5 GB/s signaling rate • 1b: Use a 5.0 GB/s signaling rate | | PIPETXDEEMPH | Output | PIPECLK | This output selects the transmitter de-emphasis: • 0b: -6 dB de-emphasis • 1b: -3.5 dB de-emphasis | | PIPETXMARGIN[2:0] | Output | PIPECLK | This output selects the transmitter voltage levels: • 000b: Normal operating range • 001b: 1200 mV for full swing OR • 001b: 1200 mV for half swing • 010b: Required and vendor defined • 011b: Required and vendor defined • 100b: Required and 200 - 400 mV for full swing OR 100 - 200 mV for half swing if the last value or vendor defined • 101b: Optional and 200 - 400 mV for full swing OR 100 - 200 mV for half swing if the last value OR vendor defined OR Reserved if no other values supported • 110b: Optional and 200 - 400 mV for full swing OR 100 - 200 mV for half swing • 111b: Optional and 200 - 400 mV for full swing OR 100 - 200 mV for half swing if the last value OR Reserved if no other values supported | ## **PIPE per Lane Ports** Table D-5 defines the PIPE per Lane ports within the GTX Transceiver interface. There are eight copies of the PIPE per lane ports, one for each lane (n = 0 to 7). **Table D-5:** PIPE per Lane Port Descriptions | Port | Direction | Clock<br>Domain | Description | |-----------------------------|-----------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIPERXnCHANISALIGNED | Input | PIPECLK | When this input is asserted, the channel is properly aligned with the master transceiver according to the observed channel bonding sequences in the data stream. | | PIPERXnCHARISK[1:0] | Input | PIPECLK | This input determines the control bit(s) for received data: • 0b: Data byte • 1b: Control byte The lower bit corresponds to the lower byte of PIPERXnDATA[15:0] while the upper bit describes the upper byte. | | PIPERXnDATA[15:0] | Input | PIPECLK | This input provides the received data. | | PIPERX <i>n</i> ELECIDLE | Input | PIPECLK | This asynchronous input indicates electrical idle on the RX. | | PIPERX <i>n</i> PHYSTATUS | Input | PIPECLK | This input indicates completion of GTX transceiver functions, such as Power Management state transitions and receiver detection on lane <i>n</i> . The completion is indicated by a single cycle assertion of PIPERX <i>n</i> PHYSTATUS. | | PIPERX <i>n</i> POLARITY | Output | PIPECLK | When High, this output instructs the GTX transceiver to invert polarity (on the RX differential pair). | | PIPERX <i>n</i> STATUS[2:0] | Input | PIPECLK | This input encodes the receiver status and error codes for the received data stream and receiver detection on lane n: • 000b: Data received OK • 001b: 1 SKP added • 010b: 1 SKP removed • 011b: Receiver Detected • 100b: 8B/10B decode error • 101b: Elastic Buffer overflow • 110b: Elastic Buffer underflow • 111b: Receive disparity error | | PIPERXnVALID | Input | PIPECLK | This input indicates the presence of symbol lock and valid data on PIPERXODATA and PIPERXOCHARISK. | | PIPETXnCHARISK[1:0] | Output | PIPECLK | This output defines the control bit(s) for transmit data: • 0b: Data byte • 1b: Control byte The lower bit corresponds to the lower byte of PIPETXnDATA[15:0] while the upper bit describes the upper byte. | | PIPETXnCOMPLIANCE | Output | PIPECLK | When asserted, this output forces the running disparity to negative. It is used only when the compliance pattern is transmitted. | | PIPETXnDATA[15:0] | Output | PIPECLK | This output contains the transmit data. | Table D-5: PIPE per Lane Port Descriptions (Cont'd) | Port | Direction | Clock<br>Domain | Description | |-----------------------|-----------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIPETXnELECIDLE | Output | PIPECLK | This output forces the transmit output to electrical idle in all power states. | | PIPETXnPOWERDOWN[1:0] | Output | PIPECLK | This output is the Power Management signal for the transmitter for lane n: • 00b: P0 (Normal operation) • 01b: P0s (Low recovery time power-saving state) • 10b: P1 (Longer recovery time power state) • 11b: Reserved | ## **Configuration Management Interface** The Configuration Management Interface contains these signal groupings: - Management Interface Ports - Error Reporting Ports - Interrupt Generation and Status Ports - Root Port Specific Ports - Received Message TLP Status Ports - Power Management Ports - Received Configuration TLP Status Ports - Configuration-Specific Register Ports - Miscellaneous Configuration Management Ports #### **Management Interface Ports** Table D-6 defines the Management Interface ports within the Configuration Management interface. These ports are used when reading and writing the Configuration Space Registers. Table D-6: Management Interface Port Descriptions | Port | Direction | Clock Domain | Description | |---------------------|-----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGMGMTBYTEENN[3:0] | Input | USERCLK | Management Access Byte Enable (active-Low). This 4-bit input provides the byte enables for the configuration register access signal. | | CFGMGMTDI[31:0] | Input | USERCLK | Management Data In. This 32-bit data input provides write data to the configuration space inside the integrated block. | | CFGMGMTDO[31:0] | Output | USERCLK | Management Data Out. This 32-bit data output obtains read data from the configuration space inside the integrated block. | | CFGMGMTDWADDR[9:0] | Input | USERCLK | Management DWORD Address. This 10-bit address input provides a configuration register DWORD address during configuration register accesses. | | CFGMGMTRDENN | Input | USERCLK | Management Read Enable (active-Low). This input is the read-enable for configuration register accesses. | | CFGMGMTRDWRDONEN | Output | USERCLK | Management Read or Write Done (active-Low). The read-write done signal indicates successful completion of the user configuration register access operation. For a user configuration register read operation, this signal validates the value of the CFGMGMTDO[31:0] data bus. | | CFGMGMTWRENN | Input | USERCLK | Management Write Enable (active-Low). This input is the write-enable for configuration register accesses. | Table D-6: Management Interface Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |--------------------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGMGMTWRREADONLYN | Input | USERCLK | Management Write Read-only Bits (active-Low). When asserted, this input indicates the current write should treat a read-only (RO) bit as a read/write (RW) bit, not including bits set by attributes, reserved bits, and bits that reflect status. This permits the user to change RO bits (the bit remains RO for link-side accesses). | | CFGMGMTWRRW1CASRWN | Input | USERCLK | Management Write RW1C Bit As RW (active-Low). When asserted, this input indicates the current write should treat any RW1C bit as a RW bit. An RW1C bit is cleared by writing a 1 to it and can normally only be set by internal integrated block conditions. The user uses this signal to set the bit to 1. | ## **Error Reporting Ports** Table D-7 defines the Error Reporting ports within the Configuration Management interface. **Table D-7: Error Reporting Port Descriptions** | Port | Direction | Clock Domain | Description | |----------------------------|-----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGERRACSN | Input | USERCLK | Configuration Error Access<br>Control Services (ACS) Violation<br>(active-Low). The user asserts this<br>signal to report an ACS Violation. | | CFGERRAERHEADERLOG[127:0] | Input | USERCLK | Configuration Error AER Header<br>Log. This 128-bit input accepts<br>the header information for the<br>AER Header Log from the user<br>when an error is signaled.<br>Tie-off to 0. | | CFGERRAERHEADERLOGSETN | Output | USERCLK | Not used. | | CFGERRATOMICEGRESSBLOCKEDN | Input | USERCLK2 | Configuration Error AtomicOp<br>Egress Blocked (active-Low). The<br>user application asserts this<br>signal to report that an Atomic<br>TLP was blocked. | Table D-7: Error Reporting Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |----------------------|-----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGERRCORN | Input | USERCLK | Configuration Error Correctable<br>Error (active-Low). The user<br>application asserts this signal to<br>report a Correctable Error. | | CFGERRCPLABORTN | Input | USERCLK | Configuration Error Completion<br>Aborted (active-Low). The user<br>application asserts this signal to<br>report a completion was aborted.<br>This signal is ignored if<br>CFGERRCPLRDYN is deasserted. | | CFGERRCPLRDYN | Output | USERCLK | Configuration Error TLP Completion Header FIFO Ready (active-Low). When this output is asserted, the internal FIFO that buffers headers from CFGERRTLPCPLHEADER[47:0] can accept entries. When this output is deasserted, CFGERRURN and CFGERRCPLABORTN are ignored by the integrated block. | | CFGERRCPLTIMEOUTN | Input | USERCLK | Configuration Error Completion<br>Timeout (active-Low). The user<br>application asserts this signal to<br>report a completion timed out. | | CFGERRCPLUNEXPECTN | Input | USERCLK | Configuration Error Completion<br>Unexpected (active-Low). The<br>user application asserts this<br>signal to report that an<br>unexpected completion was<br>received. | | CFGERRECRCN | Input | USERCLK | ECRC Error Report (active-Low).<br>The user application asserts this<br>signal to report an end-to-end<br>CRC (ECRC) error. | | CFGERRINTERNALCORN | Input | USERCLK2 | Configuration Error Corrected Internal (active-Low). The user application asserts this signal to report that an Internal error occurred and was corrected. | | CFGERRINTERNALUNCORN | Input | USERCLK2 | Configuration Error Uncorrectable Internal (active-Low). The user application asserts this signal to report that an Uncorrectable Internal error occurred. | Table D-7: Error Reporting Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |-------------------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGERRLOCKEDN | Input | USERCLK | Configuration Error Locked (active-Low). This input is used to further qualify the CFGERRURN or CFGERRCPLABORTN input signal. When this input is asserted concurrently with one of those two signals, it indicates that the transaction that caused the error was an MRdLk transaction and not an MRd. The integrated block generates a CplLk instead of a Cpl if the appropriate response is to send a Completion. | | CFGERRMALFORMEDN | Input | USERCLK2 | Configuration Error Malformed<br>Error (active-Low). The user<br>application asserts this signal to<br>report a Malformed Error. | | CFGERRMCBLOCKEDN | Input | USERCLK2 | Configuration Error Multicast<br>Blocked (active-Low). The user<br>application asserts this signal to<br>report that a Multicast TLP was<br>blocked. | | CFGERRNORECOVERYN | Input | USERCLK2 | Configuration Error Cannot Recover (active-Low). This input further qualifies the CFGERRPOISONEDN and CFGERRCPLTIMEOUTN inputs. When this input is asserted concurrently with one of these inputs, it indicates that the transaction that caused these errors is not recoverable. Thus, for a Completion Timeout, the user elects not to re-attempt the Request. For a received Poisoned TLP, the user cannot continue operation. | | CFGERRPOISONEDN | Input | USERCLK2 | Configuration Error Poisoned TLP (active-Low). The user application asserts this signal to report that a Poisoned TLP was received. This input is only used if the DISABLE_RX_POISONED_RESP attribute is 1. | Table D-7: Error Reporting Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |--------------------------|-----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGERRPOSTEDN | Input | USERCLK | Configuration Error Posted (active-Low). This input is used to further qualify any of the CFGERR* input signals. When this input is asserted concurrently with one of the other signals, it indicates that the transaction that caused the error was a posted transaction. | | CFGERRTLPCPLHEADER[47:0] | Input | USERCLK | Configuration Error TLP Completion Header. This 48-bit input accepts the header information from the user when an error is signaled. This information is required so that the integrated block can issue a correct completion, if required. This information should be extracted from the received error TLP and presented in the listed format: [47:41] Lower Address [40:29] Byte Count [28:26] TC [25:24] Attr [23:8] Requester ID [7:0] Tag | | CFGERRURN | Input | USERCLK | Configuration Error Unsupported<br>Request (active-Low). The user<br>application asserts this signal to<br>report that an Unsupported<br>Request (UR) was received. This<br>signal is ignored if<br>CFGERRCPLRDYN is deasserted. | ## **Interrupt Generation and Status Ports** Table D-8 defines the Interrupt Generation and Status ports within the Configuration Management interface. Table D-8: Interrupt Generation and Status Port Descriptions | Port | Direction | Clock Domain | Description | |---------------------|-----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGINTERRUPTASSERTN | Input | USERCLK | Configuration Legacy Interrupt Assert/Deassert Select. This input selects between Assert and Deassert messages for Legacy interrupts when CFGINTERRUPTN is asserted. It is not used for MSI interrupts. Value Message Type: • 0b: Assert • 1b: Deassert | | CFGINTERRUPTDI[7:0] | Input | USERCLK | Configuration Interrupt Data In. For Message Signaling Interrupts (MSI), this input provides the portion of the Message Data that the Endpoint must drive to indicate MSI vector number, if Multi-Vector Interrupts are enabled. The value indicated by CFGINTERRUPTMMENABLE[2:0] determines the number of lower-order bits of Message Data that the Endpoint provides; the remaining upper bits of CFGINTERRUPTDI[7:0] are not used. For Single-Vector Interrupts, CFGINTERRUPTDI[7:0] is not used. For Legacy Interrupt Messages (ASSERTINTX, DEASSERTINTX), this input indicates which message type is sent, where Value Legacy Interrupt is: 00h: INTA 01h: INTB 02h: INTC | | CFGINTERRUPTDO[7:0] | Output | USERCLK | Configuration Interrupt Data Out. This output is the value of the lowest eight bits of the Message Data field in the Endpoint MSI capability structure. This value is used in conjunction with CFGINTERRUPTMMENABLE[2:0] to drive CFGINTERRUPTDI[7:0]. | Table D-8: Interrupt Generation and Status Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |---------------------------|-----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGINTERRUPTMMENABLE[2:0] | Output | USERCLK | Configuration Interrupt Multiple Message Enabled. This output has the value of the Multiple Message Enable field, where values range from 000b to 101b. A value of 000b indicates that single vector MSI is enabled. Other values indicate the number of bits that can be used for multi-vector MSI. | | CFGINTERRUPTMSIENABLE | Output | USERCLK | <ul> <li>Configuration Interrupt MSI Enabled.</li> <li>0: Only Legacy (INTx) interrupts can be sent</li> <li>1: The Message Signaling Interrupt (MSI) messaging is enabled</li> </ul> | | CFGINTERRUPTMSIXENABLE | Output | USERCLK | Configuration Interrupt MSIX<br>Enabled. When asserted, this<br>output indicates that the<br>Message Signaling Interrupt<br>(MSI-X) messaging is enabled. | | CFGINTERRUPTMSIXFM | Output | USERCLK | Configuration Interrupt MSIX<br>Function Mask. This output<br>indicates the state of the Function<br>Mask bit in the MSI-X Message<br>Control field. | | CFGINTERRUPTN | Input | USERCLK | Configuration Interrupt Request (active-Low). When asserted, this input causes the selected interrupt message type to be transmitted by the integrated block. The signal should be asserted until CFGINTERRUPTRDYN is asserted. | Table D-8: Interrupt Generation and Status Port Descriptions (Cont'd) | Port | Direction | <b>Clock Domain</b> | Description | |-------------------|-----------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGINTERRUPTRDYN | Output | USERCLK | Configuration Interrupt Ready (active-Low). This output is the interrupt grant signal. The simultaneous assertion of CFGINTERRUPTRDYN and CFGINTERRUPTN indicates that the integrated block has successfully transmitted the requested interrupt message. | | CFGINTERRUPTSTATN | Input | USERCLK2 | Configuration Interrupt Status. If the INTERRUPT_STAT_AUTO attribute is set to 0: • When this input is asserted, the Interrupt Status bit (bit 3) in the Status register is set. • When this input is deasserted, the Interrupt Status bit (bit 3) in the Status register is unset. | ## **Root Port Specific Ports** Table D-9 defines the Root Port Specific ports within the Configuration Management interface. Table D-9: Root Port Specific Port Descriptions | Port | Direction | Clock Domain | Description | |------------------------|-----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGDSBUSNUMBER[7:0] | Input | USERCLK | Configuration Downstream Bus<br>Number. This 8-bit input provides<br>the bus number portion of the<br>Requester ID (RID) of the Root<br>Port, which is used in TLPs<br>generated inside the integrated<br>block, such as UR Completions<br>and Power-Management<br>messages. It does not affect TLPs<br>presented on the TRN interface.<br>Tie-off to 0 for Endpoints. | | CFGDSDEVICENUMBER[4:0] | Input | USERCLK | Configuration Downstream Device Number. This 5-bit input provides the device number portion of the RID of the Root Port, which is used in TLPs generated inside the integrated block, such as UR Completions and Power-Management messages. It does not affect TLPs presented on the TRN interface. Tie-off to 0 for Endpoints. | Table D-9: Root Port Specific Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |--------------------------|-----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGDSFUNCTIONNUMBER[2:0] | Input | USERCLK | Configuration Downstream Function Number. This 3-bit input provides the function number portion of the RID of the Root Port. This is used in TLPs generated inside the integrated block, such as UR Completions and Power-Management messages. It does not affect TLPs presented on the TRN interface. Tie-off to 0 for Endpoints. | | CFGPORTNUMBER[7:0] | Input | USERCLK | Configuration Root Port Number. This 8-bit input provides the port number field in the Link Capabilities Register. Tie-off to 0 for Endpoints. | ## **Received Message TLP Status Ports** Table D-10 defines the Received Message TLP Status ports within the Configuration Management interface. **Table D-10:** Received Message TLP Status Port Descriptions | Port | Direction | Clock Domain | Description | |--------------------------|-----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGMSGDATA[15:0] | Output | USERCLK | <ul> <li>Message RID/Set Slot Data/Bus, Device, Function Number.</li> <li>Endpoint: <ul> <li>If CFGMSGRECEIVED = 0, this output has the captured Bus/ Device/Function Number of an Endpoint.</li> <li>If CFGMSGRECEIVED = 1 &amp; CFGMSGRECEIVEDSETSLOT POWERLIMIT = 1, this output has the Power Value and Scale fields.</li> <li>If CFGMSGRECEIVED = 1 &amp; CFGMSGRECEIVED = 1 &amp; CFGMSGRECEIVEDSETSLOT POWERLIMIT = 0, this output has the RID of the message.</li> </ul> </li> <li>Root Port: <ul> <li>If any CFGMSGRECEIVED* signal pulses, this output has the RID of the message.</li> <li>Otherwise, this output is undefined.</li> </ul> </li> </ul> | | CFGMSGRECEIVED | Output | USERCLK | Configuration Received a Decodable Message. This output is only asserted if a message was received on the link. It is not asserted if an upstream-moving message was generated internally by a Root Port (although the appropriate CFGMSGRECEIVEDERR* signal is asserted). | | CFGMSGRECEIVEDASSERTINTA | Output | USERCLK | This output pulses once for every Assert INTA Message received on the link. The Requester ID of the message appears on cfg_msg_data. Not used for Endpoints. | | CFGMSGRECEIVEDASSERTINTB | Output | USERCLK | This output pulses once for every Assert INTB Message received on the link. The Requester ID of the message appears on cfg_msg_data. Not used for Endpoints. | | CFGMSGRECEIVEDASSERTINTC | Output | USERCLK | This output pulses once for every Assert INTC Message received on the link. The Requester ID of the message appears on cfg_msg_data. Not used for Endpoints. | Table D-10: Received Message TLP Status Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |----------------------------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGMSGRECEIVEDASSERTINTD | Output | USERCLK | This output pulses once for every Assert INTD Message received on the link. The Requester ID of the message appears on cfg_msg_data. Not used for Endpoints. | | CFGMSGRECEIVEDDEASSERTINTA | Output | USERCLK | This output pulses once for every Deassert INTA Message received on the link. The Requester ID of the message appears on cfg_msg_data. Not used for Endpoints. | | CFGMSGRECEIVEDDEASSERTINTB | Output | USERCLK | This output pulses once for every Deassert INTB Message received on the link. The Requester ID of the message appears on cfg_msg_data. Not used for Endpoints. | | CFGMSGRECEIVEDDEASSERTINTC | Output | USERCLK | This output pulses once for every Deassert INTC Message received on the link. The Requester ID of the message appears on cfg_msg_data. Not used for Endpoints. | | CFGMSGRECEIVEDDEASSERTINTD | Output | USERCLK | This output pulses once for every Deassert INTD Message received on the link. The Requester ID of the message appears on cfg_msg_data. Not used for Endpoints. | | CFGMSGRECEIVEDERRCOR | Output | USERCLK | This output pulses once for every Correctable Error Message received on the link or generated internally by the Root Port (with the intent of having the backend logic compose a message upstream). The RID of the message appears on cfg_msg_data. Not used for Endpoints. | | CFGMSGRECEIVEDERRFATAL | Output | USERCLK | This output pulses once for every Fatal Error Message received on the link or generated internally by a Downstream core (with the intent of having the backend logic compose a message upstream). The RID of the message appears on cfg_msg_data. Not used for Endpoints. | Table D-10: Received Message TLP Status Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |---------------------------------|-----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGMSGRECEIVEDERRNONFATAL | Output | USERCLK | This output pulses once for every Non-Fatal Error Message received on the link or generated internally by a Downstream core (with the intent of having the backend logic compose a message upstream). The RID of the message appears on cfg_msg_data. Not used for Endpoints. | | CFGMSGRECEIVEDPMASNAK | Output | USERCLK | Received Power Management Active-State NAK Message. This output pulses once for every PM AS NAK Message received on the link. The RID of the message appears on CFGMSGDATA. | | CFGMSGRECEIVEDPMETO | Output | USERCLK | Received PM Turn Off Message. This output pulses once for every PM Turn Off Message received on the link. The RID of the message appears on CFGMSGDATA. | | CFGMSGRECEIVEDPMETOACK | Output | USERCLK | This output pulses once for every PM Turn Off Ack Message received on the link. The RID of the message appears on cfg_msg_data. Not used for Endpoints. | | CFGMSGRECEIVEDPMPME | Output | USERCLK | This output pulses once for every Power Management Event Message received on the link. The RID of the message appears on cfg_msg_data. Not used for Endpoint. | | CFGMSGRECEIVEDSETSLOTPOWERLIMIT | Output | USERCLK | Received Set Slot Power Limit Message. This output pulses once for every Set Slot Power Limit Message received on the link. The data of this message (Value, Scale) appears on CFGMSGDATA. | | CFGMSGRECEIVEDUNLOCK | Output | USERCLK | Received Unlock Message. This output pulses once for every Unlock Message received on the link. The RID of the message appears on CFGMSGDATA. | ## **Power Management Ports** Table D-11 defines the Power Management ports within the Configuration Management interface. **Table D-11:** Power Management Port Descriptions | Port | Direction | Clock Domain | Description | |--------------------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGPMCSRPMEEN | Output | USERCLK2 | PMCSR PME_En. This output sets<br>the PME_En bit (bit 08) in the<br>PMCSR register. | | CFGPMCSRPMESTATUS | Output | USERCLK2 | PMCSR PME_Status. This output sets the PME_Status bit (bit 15) in the PMCSR register. | | CFGPMCSRPOWERSTATE | Output | USERCLK2 | PMCSR PowerState[1:0]. This two-bit output determines the current power state of the port function. The encoding of this output is: • 00b: D0 • 01b: D1 • 10b: D2 • 11b: D3hot This output corresponds to the PowerState bits [01:00] of the PMCSR register. | | CFGPMFORCESTATE | Input | USERCLK2 | Force PM State. When used in conjunction with CFGPMFORCEENN, this input compels the Power Management State Machine (PMSM) to attempt to stay in or move toward the desired state. Drive the following value on this bus to indicate the state: • 00b: Move to or stay in L0 (or L0s/ASPM L1 if enabled) • 01b: Move to or stay in PPM L1 • 10b: Move to or stay in ASPM L0s (only sampled if in ASPM or L0) • 11b: Move to or stay in ASPM L1 (only sampled if in ASPM or L0) | | CFGPMFORCESTATEENN | Input | USERCLK2 | Force PM State Transition Enable (active-Low). When used conjunction with CFGPMFORCESTATE, this input forces the PM SM to attempt to stay in or move toward the desired state. If the core attempts to move to a desired state, this input must be held asserted until CFGPCIELINKSTATE indicates the core is moving to that state. | Table D-11: Power Management Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |-------------------|-----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGPMHALTASPML0SN | Input | USERCLK2 | Halt ASPM L0s (active-Low). When asserted, this input forces the core to avoid the ASPM L0s state. If the core is already in the L0s state when this input is asserted, the core returns to the L0 state. If CFGPMFORCESTATE indicates the core should go to the L0s state, it overrides this signal. | | CFGPMHALTASPML1N | Input | USERCLK2 | <ul> <li>Halt ASPM L1 (active-Low).</li> <li>Endpoint When asserted, this input forces the Endpoint core to avoid the ASPM L1 state. If the core is already in the ASPM L1 state when this input is asserted, the core returns to the L0 state. If CFGPMFORCESTATE indicates the core should go to the ASPM L1 state, it overrides this signal.</li> <li>Root Port When asserted, this input compels the Root Port core to NAK an ASPM L1 Request, if the link partner requests to go to the ASPM L1 state. (1)</li> </ul> | | CFGPMRCVASREQL1N | Output | USERCLK | Not used. | | CFGPMRCVENTERL1N | Output | USERCLK | Not used. | | CFGPMRCVENTERL23N | Output | USERCLK | This output pulses for every PM_Enter_L23 DLLP received. PM_Enter_L23 DLLPs are received by a Root Port after it sends a PME_Turn_Off Message. The Root Port automatically responds; no action is required of the user. Not used for Endpoint. | | CFGPMRCVREQACKN | Output | USERCLK | Received PMREQUESTACK DLLP (active-Low). When asserted, this output indicates that a PMREQUESTACK DLLP has been received by an Endpoint after it sends a PMENTERL1, a PMENTERL23, or a PM AS Req L1. The integrated block automatically responds; no action is required of the user. | Table D-11: Power Management Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |-----------------|-----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGPMSENDPMETON | Input | USERCLK | Asserting this active-Low input causes the Root Port to send Turn Off Message. When the link partner responds with a Turn Off Ack, this is reported on CFGMSGRECEIVEDPMETOACK, and the final transition to L3 Ready is reported on cfg_pcie_link_state. Tie-off to 1 for Endpoint. | | CFGPMTURNOFFOKN | Input | USERCLK | Configuration Turn off OK, PPM L3 (active-Low). The user application can assert the active-Low power turn-off ready signal to notify the Endpoint that it is safe for power to be turned off. This input is sampled during or after the cycle in which CFGMSGRECEIVEDPMETO pulses. | | CFGPMWAKEN | Input | USERCLK | Send PMPME Message (active-Low). A one-clock cycle assertion of this input signals the integrated block to send a Power Management Wake Event (PMPME) Message TLP to the upstream link partner. | #### **Notes:** ## **Received Configuration TLP Status Ports** Table D-12 defines the Received Configuration TLP Status ports within the Configuration Management interface. Table D-12: Received Configuration TLP Status Port Descriptions (Configuration Management Interface) | Port | Direction | Clock Domain | Description | |----------------|-----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGTRANSACTION | Output | | Configuration Transaction<br>Received. This output pulses<br>when a valid Config read or write<br>is received in the range of 0 - 7Fh<br>(DWORD# 0 to 127). | <sup>1.</sup> ASPM L1 is unsupported in the 7 Series Integrated Block for PCIe. Table D-12: Received Configuration TLP Status Port Descriptions (Configuration Management Interface) | Port | Direction | Clock Domain | Description | |-------------------------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGTRANSACTIONADDR[6:0] | Output | USERCLK | Configuration Transaction<br>Address. This 7-bit output<br>contains the DWORD offset that<br>was addressed (0 - 7Fh). This<br>output is valid only when<br>CFGTRANSACTION pulses. | | CFGTRANSACTIONTYPE | Output | USERCLK | Configuration Transaction Type. This output indicates the type of Configuration transaction when CFGTRANSACTION pulses: 0: Read 1: Write | ### **Configuration-Specific Register Ports** Table D-13 defines the Configuration-Specific Register ports within the Configuration Management interface. These ports directly mirror the contents of commonly used registers located within the PCI Express Configuration Space. Table D-13: Configuration-Specific Register Port Descriptions | Port | Direction | Clock Domain | Description | |-------------------------------------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGAERROOTERRFATALRERRRECEIVED | Output | USERCLK2 | Configuration AER, Fatal Error<br>Messages Received. This output<br>indicates that an ERR_FATAL<br>Message was received. | | CFGAERROOTERRFATALERRREPORTINGEN | Output | USERCLK2 | Configuration AER, Fatal Error<br>Reporting Enable. This register<br>bit enables the user logic to<br>generate interrupts for reported<br>Fatal Errors. | | CFGAERROOTERRNONFATALRERRRECEIVED | Output | USERCLK2 | Configuration AER, Non-Fatal<br>Error Messages Received.<br>AER_Root_Error_Status[5]. This<br>register bit indicates that an<br>ERR_NFE Message was received. | | CFGAERROOTERRNONFATALERRREPORTINGEN | Output | USERCLK2 | Configuration AER, Non-Fatal<br>Error Reporting Enable. This<br>register bit enables the user<br>logic to generate interrupts for<br>reported Non-Fatal Errors. | | CFGAERINTERRUPTMSGNUM[4:0] | Input | USERCLK2 | Configuration AER, Interrupt<br>Message Number. This input<br>drives the value on AER Root<br>Error Status Register[31:27]<br>(Interrupt Message Number). | Table D-13: Configuration-Specific Register Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |----------------------------|-----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGBRIDGESERREN | Output | USERCLK2 | Configuration Bridge Control,<br>SERR Enable. Bridge Ctrl[1].<br>When asserted, this bit enables<br>the forwarding of Correctable,<br>Non-fatal, and Fatal errors. | | CFGCOMMANDBUSMASTERENABLE | Output | USERCLK | Configuration Command, Bus Master Enable, Command[2]. The integrated block takes no action based on this setting; the user logic must. Endpoints: When this output is asserted, the user logic is allowed to issue Memory or I/O Requests (including MSI/X interrupts); otherwise, the user logic must not issue those requests. Root Ports: When this output is asserted, received Memory or I/O Requests can be forwarded upstream; otherwise these requests must be handled as URs. For Non-Posted Requests, a Completion with UR completion status must be returned. | | CFGCOMMANDINTERRUPTDISABLE | Output | USERCLK | Configuration Command,<br>Interrupt Disable, Command[10].<br>When this output is asserted, the<br>integrated block is prevented<br>from asserting INTx interrupts. | | CFGCOMMANDIOENABLE | Output | USERCLK | Configuration Command, I/O Space Enable, Command[0]. • Endpoints: 0: The integrated block filters these accesses and responds with a UR. 1: Allows the device to receive I/O Space accesses. • Root Ports: 0: The user logic must not generate TLPs downstream. 1: The integrated block takes no action based on this setting. | Table D-13: Configuration-Specific Register Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |----------------------------|-----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGCOMMANDMEMENABLE | Output | USERCLK | Configuration Command, Memory Space Enable, Command[1]. • Endpoints: 0: The integrated block filters these accesses and responds with a UR. 1: Allows the device to receive Memory Space accesses. • Root Ports: 0: The user logic must not generate TLPs downstream. 1: The integrated block takes no action based on this setting. | | CFGCOMMANDSERREN | Output | USERCLK | Configuration Command, SERR Enable (active-Low), Command[8]. When this output is asserted, reporting of Non-fatal and Fatal errors is enabled. If enabled, errors are reported either through this bit or through the PCI Express specific bits in the Device Control Register. In addition, for a Root Port application, this bit controls transmission by the primary interface of ERRNONFATAL and ERRFATAL Error messages forwarded from the secondary interface. | | CFGDEVCONTROL2ARIFORWARDEN | Output | USERCLK2 | Configuration Device Control 2, ARI Forwarding Enable. When this register bit is set, the Downstream Port disables its traditional Device Number field being zero enforcement when turning a Type 1 Configuration Request into a Type 0 Configuration Request. This permits access to Extended Functions in an ARI Device immediately below the Port. The default for this bit is 0b. It must be hardwired to 0b if the ARI Forwarding Supported bit is 0b. | Table D-13: Configuration-Specific Register Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |----------------------------------|-----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGDEVCONTROL2ATOMICEGRESSBLOCK | Output | USERCLK2 | Configuration Device Control 2,<br>Atomic Egress Blocking. When<br>this register bit is set, AtomicOp<br>Requests that target going out<br>this Egress Port must be<br>blocked. The default value of this<br>bit is 0b. | | CFGDEVCONTROL2ATOMICREQUESTEREN | Output | USERCLK2 | Configuration Device Control 2, Atomic Requester Enable. The Function is allowed to initiate AtomicOp Requests only if this bit and the Bus Master Enable bit in the Command register are both set. This bit is required to be RW if the Endpoint or Root Port can initiate AtomicOp Requests; otherwise it can be hardwired to 0b. This bit does not serve as a capability bit. This bit is permitted to be RW even if no AtomicOp Requester capabilities are supported by the Endpoint or Root Port. The default value of this bit is 0b. | | CFGDEVCONTROL2CPLTIMEOUTDIS | Output | USERCLK | Configuration Device Control 2,<br>Completion Timeout Disable,<br>DEVICECTRL2[4]. When asserted,<br>this output should cause the<br>user to disable the Completion<br>Timeout counters. | | CFGDEVCONTROL2CPLTIMEOUTVAL[3:0] | Output | USERCLK | Configuration Device Control 2, Completion Timeout Value, DEVICECTRL2[3:0]. This 4-bit output is the time range that the user logic should consider a Request's pending Completion as a Completion Timeout. The integrated block takes no action based on this setting. • 0000b: 50 µs to 50 ms (default) • 0001b: 50 µs to 100 µs • 0010b: 1 ms to 10 ms • 0101b: 16 ms to 55 ms • 0110b: 65 ms to 210 ms • 1001b: 260 ms to 900 ms • 1010b: 1 s to 3.5 s • 1101b: 4 s to 13 s | Table D-13: Configuration-Specific Register Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |------------------------------|-----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGDEVCONTROL2IDOCPLEN | Output | USERCLK2 | Configuration Device Control 2, IDO Completion Enable. If this register bit is set, the Function is permitted to set the ID-Based Ordering (IDO) bit. A Function can hardwire this bit to 0b if it never sets the IDO attribute in Requests. The default value of this bit is 0b. | | CFGDEVCONTROL2IDOREQEN | Output | USERCLK2 | Configuration Device Control 2, IDO Request Enable. If this register bit is set, the Function can set the IDO bit of Requests it initiates. A Function can hardwire this bit to 0b if it never sets the IDO attribute in Requests. The default value of this bit is 0b. | | CFGDEVCONTROL2LTREN | Output | USERCLK2 | Configuration Device Control 2,<br>LTR Mechanism Enable. If this<br>register bit is set, the Function<br>can set the IDO bit. A Function<br>can hardwire this bit to 0b if it<br>never sets the IDO attribute in<br>Requests. The default value of<br>this bit is 0b. | | CFGDEVCONTROL2TLPPREFIXBLOCK | Output | USERCLK2 | Configuration Device Control 2, End-to-End TLP Prefix Blocking. Controls whether the routing function is permitted to forward TLPs containing an End-to-End TLP Prefix. Values are: • 0b: Forwarding Enabled. The Function can send TLPs with End-to-End TLP Prefixes. • 1b: Forwarding Blocked. The Function is not permitted to send TLPs with End-to-End TLP viet End-to-End TLP Prefixes. Blocked TLPs are reported by the TLP Prefix Blocked Error. The default value for this bit is 0b. | | CFGDEVCONTROLAUXPOWEREN | Output | USERCLK | Not used. | Table D-13: Configuration-Specific Register Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |----------------------------------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGDEVCONTROLCORRERRREPORTINGEN | Output | USERCLK | Configuration Device Control,<br>Correctable Error Reporting<br>Enable, DEVICECTRL[0]. This bit,<br>in conjunction with other bits,<br>controls sending ERRCOR<br>messages. For a Root Port, the<br>reporting of correctable errors is<br>internal to the root; no external<br>ERRCOR message is generated. | | CFGDEVCONTROLENABLERO | Output | USERCLK | Configuration Device Control,<br>Enable Relaxed Ordering,<br>DEVICECTRL[4]. When this<br>output is asserted, the user logic<br>is permitted to set the Relaxed<br>Ordering bit in the Attributes<br>field of transactions it initiates<br>that do not require strong write<br>ordering. | | CFGDEVCONTROLEXTTAGEN | Output | USERCLK | Configuration Device Control, Tag Field Enable, DEVICECTRL[8]. When this output is asserted, the user logic can use an 8-bit Tag field as a Requester. When this output is deasserted, the user logic is restricted to a 5-bit Tag field. The integrated block does not enforce the number of Tag bits used, either in outgoing request TLPs or incoming Completions. | | CFGDEVCONTROLFATALERRREPORTINGEN | Output | USERCLK | Configuration Device Control,<br>Fatal Error Reporting Enable,<br>DEVICECTRL[2]. This bit, in<br>conjunction with other bits,<br>controls sending ERRFATAL<br>messages. For a Root Port, the<br>reporting of correctable errors is<br>internal to the root; no external<br>ERRFATAL message is generated. | Table D-13: Configuration-Specific Register Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |----------------------------------|-----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGDEVCONTROLMAXPAYLOAD[2:0] | Output | USERCLK | Configuration Device Control, MAXPAYLOADSIZE, DEVICECTRL[7:5]. This field sets the maximum TLP payload size. As a Receiver, the user logic must handle TLPs as large as the set value. As a Transmitter, the user logic must not generate TLPs exceeding the set value. • 000b: 128-byte maximum payload size • 001b: 256-byte maximum payload size • 010b: 512-byte maximum payload size • 011b: 1024-byte maximum payload size | | CFGDEVCONTROLMAXREADREQ[2:0] | Output | USERCLK | Configuration Device Control, MAXREADREQUESTSIZE, DEVICECTRL[14:12]. This field sets the maximum Read Request size for the user logic as a Requester. The user logic must not generate Read Requests with size exceeding the set value. • 000b: 128-byte maximum Read Request size • 001b: 256-byte maximum Read Request size • 010b: 512-byte maximum Read Request size • 011b: 1024-byte maximum Read Request size • 100b: 2048-byte maximum Read Request size • 101b: 4096-byte maximum Read Request size | | CFGDEVCONTROLNONFATALREPORTINGEN | Output | USERCLK | Configuration Device Control, Non-Fatal Error Reporting Enable, DEVICECTRL[1]. This bit, in conjunction with other bits, controls sending ERRNONFATAL messages. For a Root Port, the reporting of correctable errors is internal to the root; no external ERRNONFATAL message is generated. | Table D-13: Configuration-Specific Register Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |-------------------------------|-----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGDEVCONTROLNOSNOOPEN | Output | USERCLK | Configuration Device Control, Enable No Snoop, DEVICECTRL[11]. When this output is asserted, the user logic is permitted to set the No Snoop bit in TLPs it initiates that do not require hardware-enforced cache coherency. | | CFGDEVCONTROLPHANTOMEN | Output | USERCLK | Configuration Device Control, Phantom Functions Enable, DEVICECTRL[9]. When this output is asserted, the user logic can use unclaimed Functions as Phantom Functions to extend the number of outstanding transaction identifiers. If this output is deasserted, the user logic is not allowed to use Phantom Functions. | | CFGDEVCONTROLURERRREPORTINGEN | Output | USERCLK | Configuration Device Control,<br>UR Reporting Enable,<br>DEVICECTRL[3]. This bit, in<br>conjunction with other bits,<br>controls the signaling of URs by<br>sending Error messages. | | CFGDEVSTATUSCORRERRDETECTED | Output | USERCLK | Configuration Device Status, Correctable Error Detected, DEVICESTATUS[0]. This output indicates the status of correctable errors detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control Register. | | CFGDEVSTATUSFATALERRDETECTED | Output | USERCLK | Configuration Device Status, Fatal Error Detected, DEVICESTATUS[2]. This output indicates the status of Fatal errors detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control Register. | Table D-13: Configuration-Specific Register Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |----------------------------------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGDEVSTATUSNONFATALERRDETECTED | Output | USERCLK | Configuration Device Status, Non-Fatal Error Detected, DEVICESTATUS[1]. This output indicates the status of Non-fatal errors detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control Register. | | CFGDEVSTATUSURDETECTED | Output | USERCLK | Configuration Device Status,<br>Unsupported Request Detected,<br>DEVICESTATUS[3]. This output<br>indicates that the integrated<br>block received a UR. Errors are<br>logged in this register regardless<br>of whether error reporting is<br>enabled or not in the Device<br>Control Register. | | CFGLINKCONTROLASPMCONTROL[1:0] | Output | USERCLK | Configuration Link Control, ASPM Control, LINKCTRL[1:0]. This 2-bit output indicates the level of ASPM supported, where: • 00b: Disabled • 01b: L0s Entry Enabled • 10b: Not used • 11b: Not used | | CFGLINKCONTROLAUTOBANDWIDTHINTEN | Output | USERCLK | Configuration Link Control, Link Autonomous Bandwidth Interrupt Enable, LINKCTRL[11]. When asserted active-Low, this bit enables the generation of an interrupt to indicate that the Link Autonomous Bandwidth Status bit has been set. The core takes no action based on the setting of this bit; user logic must create the interrupt. Not used for Endpoint. | Table D-13: Configuration-Specific Register Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |------------------------------|-----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGLINKCONTROLBANDWIDTHINTEN | Output | USERCLK | Configuration Link Control, Link Bandwidth Management Interrupt Enable, LINKCTRL[10]. When asserted, active-Low, enables the generation of an interrupt to indicate that the Link Bandwidth Management Status bit has been set. The core will take no action based on the setting of this bit; user logic must create the interrupt. Not used for Endpoint. | | CFGLINKCONTROLCLOCKPMEN | Output | USERCLK | Configuration Link Control, Enable Clock Power Management, LINKCTRL[8]. For Endpoints that support a CLKREQ# mechanism: • 0b: Clock power management disabled • 1b: The device is permitted to use CLKREQ# The integrated block takes no action based on the setting of this bit; this function must be implemented in external logic. | | CFGLINKCONTROLCOMMONCLOCK | Output | USERCLK | Configuration Link Control, Common Clock Configuration, LINKCTRL[6]. When this output is asserted, this component and the component at the opposite end of this Link are operating with a distributed common reference clock. When this output is deasserted, the components are operating with an asynchronous reference clock. | | CFGLINKCONTROLEXTENDEDSYNC | Output | USERCLK | Configuration Link Control,<br>Extended Synch, LINKCTRL[7].<br>When this output is asserted, the<br>transmission of additional<br>ordered sets is forced when<br>exiting the LOs state and when in<br>the Recovery state. | Table D-13: Configuration-Specific Register Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |----------------------------------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGLINKCONTROLHWAUTOWIDTHDIS | Output | USERCLK | Configuration Link Control, Hardware Autonomous Width Disable, LINKCTRL[9]. When this output is asserted, the integrated block is disabled from changing the Link width for reasons other than attempting to correct an unreliable Link operation by reducing the Link width. | | CFGLINKCONTROLLINKDISABLE | Output | USERCLK | Configuration Link Control, Link Disable, LINKCTRL[4]. When this output is asserted, indicates the Link is disabled and directs the LTSSM to the Disabled state. Not used for Endpoint. | | CFGLINKCONTROLRCB | Output | USERCLK | Configuration Link Control, RCB,<br>LINKCTRL[3]. This output<br>indicates the Read Completion<br>Boundary value, where:<br>• 0: 64B<br>• 1: 128B | | CFGLINKCONTROLRETRAINLINK | Output | USERCLK | Configuration Link Control, Retrain Link, LINKCTRL[5]. A write of 1b to this bit to the Root Port Type 1 configuration space initiates Link retraining by directing the Physical Layer LTSSM to the Recovery state. Configuration Reads of this bit are always 0, but this signal pulses for one cycle when a 1 is written to it. Not used for Endpoint. | | CFGLINKSTATUSAUTOBANDWIDTHSTATUS | Output | USERCLK | Configuration Link Status, Link Autonomous Bandwidth Status, LINKSTATUS[15]. Indicates the core has autonomously changed Link speed or width, without the Port transitioning through DL_Down status, for reasons other than to attempt to correct unreliable Link operation. This bit must be set if the Physical Layer reports a speed or width change was initiated by the Downstream component that was indicated as an autonomous change. Not used for Endpoint. | Table D-13: Configuration-Specific Register Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |--------------------------------|-----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGLINKSTATUSBANDWIDTHSTATUS | Output | USERCLK | Configuration Link Status, Link Bandwidth Management Status, LINKSTATUS[14]. This output indicates that either of the following has occurred without the Port transitioning through DL_Down status: • A Link retraining has completed following a write of 1b to the Retrain Link bit. Note: This bit is Set following any write of 1b to the Retrain Link bit, including when the Link is in the process of retraining for some other reason. • Hardware has changed Link speed or width to attempt to correct unreliable Link operation, either through an LTSSM timeout or a higher level process. This bit is set if the Physical Layer reports a speed or width change was initiated by the Downstream component that was not indicated as an autonomous change. Not used for Endpoint. | | CFGLINKSTATUSCURRENTSPEED[1:0] | Output | USERCLK | Configuration Link Status, Current Link Speed, LINKSTATUS[1:0]. This field indicates the negotiated Link speed of the given PCI Express Link: • 01b: 2.5 GB/s PCI Express Link • 10b: 5.0 GB/s PCI Express Link | | CFGLINKSTATUSDLLACTIVE | Output | USERCLK | Not used. | | CFGLINKSTATUSLINKTRAINING | Output | USERCLK | Not used. | Table D-13: Configuration-Specific Register Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |-------------------------------------|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGLINKSTATUSNEGOTIATEDWIDTH[3:0] | Output | USERCLK | Configuration Link Status, Negotiated Link Width, LINKSTATUS[7:4]. This output indicates the negotiated width of the given PCI Express Link (only widths up to x8 are displayed). • 0001b: x1 • 0010b: x2 • 0100b: x4 • 1000b: x8 | | CFGROOTCONTROLPMEINTEN | Output | USERCLK2 | Configuration Root Control,<br>PME Interrupt Enable. This<br>register bit enables the user<br>logic to generate an Interrupt for<br>received PME Messages. | | CFGROOTCONTROLSYSERRCORRERREN | Output | USERCLK2 | Configuration Root Control,<br>System Error on Correctable<br>Error Enable. This register bit<br>enables the user logic to<br>generate a System Error for<br>reported Correctable Errors. | | CFGROOTCONTROLSYSERRFATALERREN | Output | USERCLK2 | Configuration Root Control,<br>System Error on Fatal Error<br>Enable. This register bit enables<br>the user logic to generate a<br>System Error for reported Fatal<br>Errors. | | CFGROOTCONTROLSYSERRNONFATALERREN | Output | USERCLK2 | Configuration Root Control,<br>System Error on Non-Fatal Error<br>Enable. This register bit enables<br>the user logic to generate a<br>System Error for reported<br>Non-Fatal Errors. | | CFGSLOTCONTROLELECTROMECHILCTLPULSE | Output | USERCLK | Not used. | | CFGTRNPENDINGN | Input | USERCLK | User Transaction Pending (active-Low). When asserted, this input sets the Transactions Pending bit in the Device Status Register (DEVICESTATUS[5]). Note: You must assert this input if the User Application has not received a completion to a request. | ## **Miscellaneous Configuration Management Ports** Table D-14 defines the Miscellaneous Configuration Management ports within the Configuration Management interface. Table D-14: Miscellaneous Configuration Management Port Descriptions | Port | Direction | Clock Domain | Description | |--------------------------------|-----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGAERECRCCHECKEN | Output | USERCLK | Not used. | | CFGAERECRCGENEN | Output | USERCLK | Not used. | | CFGDEVID[15:0] | Input | USERCLK2 | Configuration Device ID. This input indicates the value to transfer to the PCI Capability Structure Device ID field. | | CFGDSN[63:0] | Input | USERCLK | Configuration Device Serial Number. This 64-bit input indicates the value that should be transferred to the Device Serial Number Capability. Bits [31:0] are transferred to the first (Lower) DWORD (byte offset 0x4 of the Capability), and bits [63:32] are transferred to the second (Upper) DWORD (byte offset 0x8 of the Capability). | | CFGFORCECOMMONCLOCKOFF | Input | USERCLK2 | Force Common Clock Off. When asserted, this input forces the core to behave as if Common Clock was on (but does not set Link Ctrl[7]). | | CFGFORCEEXTENDEDSYNCON | Input | USERCLK2 | Force Extended Synch On. When asserted, this input forces the core to behave as if Extended Synch was on (but does not set Link Ctrl[7]). | | CFGFORCEMPS[2:0] | Input | USERCLK2 | Force Maximum Payload Size. When ATTR_MPS_FORCE = 1, the core uses this MPS value to check the payload size of received TLPs and for replay/ACKNAK time-outs, instead of using Device Ctrl[7:5]. It does not change Device Ctrl[7:5]. | | CFGPCIECAPINTERRUPTMSGNUM[4:0] | Input | USERCLK2 | Configuration PCIE Capabilities,<br>Interrupt Message Number. This<br>input drives the value on PCIe<br>Capabilities Register[29:25]<br>(Interrupt Message Number). | Table D-14: Miscellaneous Configuration Management Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |-----------------------|-----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFGPCIELINKSTATE[2:0] | Output | USERCLK | PCI Express Link State. This encoded bus reports the PCIe Link State Information to the user: • 000b: L0 state • 001b: PPM L1 state • 010b: PPM L2/L3Ready state • 011b: PMPME state • 100b: In or transitioning to/from the ASPM L0s state • 101b: Transitioning to/from the PPM L1 state • 110b: Transitioning to the PPM L2/L3Ready state • 111b: In or transitioning to/from the ASPM L1 state | | CFGREVID[7:0] | Input | USERCLK2 | Configuration Revision ID. This input indicates the value to transfer to the PCI Capability Structure Revision ID field. | | CFGSUBSYSID[15:0] | Input | USERCLK2 | Configuration Subsystem ID. This input indicates the value to transfer to the Type 0 PCI Capability Structure Subsystem ID field. | | CFGSUBSYSVENDID[15:0] | Input | USERCLK2 | Configuration Subsystem Vendor ID. This input indicates the value to transfer to the Type 0 PCI Capability Structure Subsystem Vendor ID field. | | CFGCFGVCTCVCMAP[6:0] | Output | USERCLK2 | Configuration VC Resource Control, TC/VC Map. VC_Resource_Ctrl[7:1]. This output indicates whether TCs 1–7 are valid for VC0. The signal's index is shifted by one with respect to the register index (for example, cfg_vc_tcvc_map[0] = VC_Resource_Ctrl[1]). | | CFGVENDID[15:0] | Input | USERCLK2 | Configuration Device ID. This input indicates the value to transfer to the PCI Capability Structure Vendor ID field. | # **Dynamic Reconfiguration Port Interface** Table D-15 describes the Dynamic Reconfiguration Port (DRP) ports. Table D-15: DRP Port Descriptions | Port | Direction | Clock Domain | Description | |--------------|-----------|--------------|------------------------| | DRPCLK | Input | | DRP clock input | | DRPADDR[8:0] | Input | DRPCLK | DRP address bus | | DRPDI[15:0] | Input | DRPCLK | DRP input data bus | | DRPDO[15:0] | Output | DRPCLK | DRP data out | | DRPEN | Input | DRPCLK | DRP transaction enable | | DRPRDY | Output | DRPCLK | DRP transaction done | | DRPWE | Input | DRPCLK | DRP write enable | # **Debug Interface Ports** Table D-16 describes the Debug Interface ports. Table D-16: Debug Interface Port Descriptions | Port | Direction | Clock Domain | Description | |---------------|-----------|--------------|----------------| | DBGMODE[1:0] | Input | USERCLK | Debug Mode | | DBGSCLRA | Output | USERCLK | Debug Scalar | | DBGSCLRB | Output | USERCLK | Debug Scalar | | DBGSCLRC | Output | USERCLK | Debug Scalar | | DBGSCLRD | Output | USERCLK | Debug Scalar | | DBGSCLRE | Output | USERCLK | Debug Scalar | | DBGSCLRF | Output | USERCLK | Debug Scalar | | DBGSCLRG | Output | USERCLK | Debug Scalar | | DBGSCLRH | Output | USERCLK | Debug Scalar | | DBGSCLRI | Output | USERCLK | Debug Scalar | | DBGSCLRJ | Output | USERCLK | Debug Scalar | | DBGSCLRK | Output | USERCLK | Debug Scalar | | DBGSUBMODE | Input | USERCLK | Debug Sub Mode | | DBGVECA[63:0] | Output | USERCLK | Debug Vector | | DBGVECB[63:0] | Output | USERCLK | Debug Vector | | DBGVECC[11:0] | Output | USERCLK | Debug Vector | Table D-16: Debug Interface Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |----------------|-----------|--------------|-----------------| | PLDBGMODE[2:0] | Input | PIPECLK | PL Debug Mode | | PLDBGVEC[11:0] | Output | PIPECLK | PL Debug Vector | ## **TL2 Interface Ports** The TL2 interface is unused but documented for completeness (see Table D-17). Table D-17: TL2 Interface Port Descriptions | Port | Direction | Clock Domain | Description | |------------------------|-----------|--------------|---------------| | LL2BADDLLPERR | Output | USERCLK | Not used. | | LL2BADTLPERR | Output | USERCLK | Not used. | | LL2LINKSTATUS | Output | USERCLK2 | Not used. | | LL2PROTOCOLERR | Output | USERCLK | Not used. | | LL2RECEIVERERR | Output | USERCLK2 | Not used. | | LL2REPLAYROERR | Output | USERCLK | Not used. | | LL2REPLAYTOERR | Output | USERCLK | Not used. | | LL2SENDASREQL1 | Input | USERCLK | Tie-off to 0. | | LL2SENDENTERL1 | Input | USERCLK | Tie-off to 0. | | LL2SENDENTERL23 | Input | USERCLK | Tie-off to 0. | | LL2SENDPMACK | Input | USERCLK2 | Tie-off to 0. | | LL2SUSPENDNOW | Input | USERCLK | Tie-off to 0. | | LL2SUSPENDOK | Output | USERCLK | Not used. | | LL2TFCINIT1SEQ | Output | USERCLK | Not used. | | LL2TFCINIT2SEQ | Output | USERCLK | Not used. | | LL2TLPRCV | Input | USERCLK | Tie-off to 0. | | LL2TXIDLE | Output | USERCLK2 | Not used. | | PL2DIRECTEDLSTATE[4:0] | Input | USERCLK | Tie-off to 0. | | PL2L0REQ | Output | USERCLK2 | Not used. | | PL2LINKUP | Output | USERCLK | Not used. | | PL2RECEIVERERR | Output | USERCLK | Not used. | | PL2RECOVERY | Output | USERCLK | Not used. | | PL2RXELECIDLE | Output | USERCLK | Not used. | | PL2RXPMSTATE[1:0] | Output | USERCLK2 | Not used. | | PL2SUSPENDOK | Output | USERCLK | Not used. | Table D-17: TL2 Interface Port Descriptions (Cont'd) | Port | Direction | Clock Domain | Description | |-----------------------------|-----------|--------------|---------------| | TL2ASPMSUSPENDCREDITCHECK | Input | USERCLK | Tie-off to 0. | | TL2ASPMSUSPENDCREDITCHECKOK | Output | USERCLK | Not used. | | TL2ASPMSUSPENDREQ | Output | USERCLK | Not used. | | TL2ERRFCPE | Output | USERCLK2 | Not used. | | TL2ERRHDR[63:0] | Output | USERCLK2 | Not used. | | TL2ERRMALFORMED | Output | USERCLK2 | Not used. | | TL2ERRRXOVERFLOW | Output | USERCLK2 | Not used. | | TL2PPMSUSPENDOK | Output | USERCLK | Not used. | | TL2PPMSUSPENDREQ | Input | USERCLK | Tie-off to 0. | | TRNRDLLPDATA[31:0] | Output | USERCLK | Not used. | | TRNRDLLPSRCRDY[1:0] | Output | USERCLK | Not used. | | TRNTDLLPDATA[63:0] | Input | USERCLK | Tie-off to 0. | | TRNTDLLPDSTRDY | Output | USERCLK | Not used. | | TRNTDLLPSRCRDY | Input | USERCLK | Tie-off to 0. | ## Additional Resources ## **Xilinx Resources** For support resources such as Answers, Documentation, Downloads, and Forums, see the Xilinx Support website at: www.xilinx.com/support. For a glossary of technical terms used in Xilinx documentation, see: www.xilinx.com/company/terms.htm. ### References This section provides supplemental material useful with this product quide: - 1. AMBA AXI4-Stream Protocol Specification - 2. PCI-SIG® Specifications - 3. Intel Developer Forum For PCI Express Architecture - 4. Virtex-7 FPGA Gen3 Integrated Block for PCI Express Product Guide (PG023) - 5. Kintex-7 FPGAs Data Sheet: DC and AC Switching Characteristics (DS182) - 6. Virtex-7 FPGAs Data Sheet: DC and Switching Characteristics (DS183) - 7. 7 Series FPGAs Configuration User Guide (UG470) - 8. 7 Series FPGAs SelectIO Resources User Guide (UG471) - 9. 7 Series FPGAs Clocking Resources User Guide (UG472) - 10. 7 Series FPGAs GTX/GTH Transceivers User Guide (UG476) - 11. Xilinx Libraries Guides - 12. Xilinx Constraints Guide (UG625) - 13. Command Line Tools User Guide (UG628) - 14. Synthesis and Simulation Design Guide (UG626) - 15. Vivado Design Suite User Guide: Programming and Debugging (UG908) - 16. Vivado Design Suite Migration Methodology Guide (UG911) - 17. Vivado Design Suite User Guide: Design with IP (UG896) # **Revision History** The following table shows the revision history for this document. | Date | Version | Revision | |------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 07/25/2012 | 1.0 | Initial Xilinx release. This document includes support for Vivado Design Suite v2012.2 and ISE Design Suite v14.2 for core version 1.6. This document replaces UG477, 7 Series FPGAs Integrated Block for PCI Express User Guide and DS821, LogiCORE IP 7 Series FPGAs Integrated Block for PCI Express Data Sheet. | | 10/16/2012 | 1.1 | <ul> <li>Updated core to v1.7, ISE Design Suite to 14.3, and Vivado Design Suite to 2012.3.</li> <li>Added Zynq®-7000 device family support.</li> <li>Removed XC7V1500T, and XC7A350T.</li> <li>Added new sections to Chapter 3.</li> <li>New screenshots and descriptions in Chapter 4.</li> <li>Added Chapter 9 and Chapter 15.</li> </ul> | | 12/18/2012 | 1.2 | <ul> <li>Updated for core v1.8, ISE Design Suite 14.4, and Vivado Design Suite 2012.4.</li> <li>Updated the available integrated block for PCIe: Table 2-4 and Table 5-1.</li> <li>Major revisions made to Tandem Configuration in Chapter 3.</li> <li>Updated Chapter 4, Customizing and Generating the Core.</li> </ul> | | 03/20/2013 | 2.0 | <ul> <li>Updated for core v2.0 and for Vivado Design Suite-only support.</li> <li>Added the PIPE_MMCM_RST_N clocking interface signal.</li> <li>Updated Tandem Configuration in Chapter 3.</li> </ul> | | 06/19/2013 | 2.1 | <ul> <li>Updated for core v2.1.</li> <li>Major updates to the Tandem Configuration section in Chapter 3.</li> <li>Updated the Directory and File Contents section in Chapter 6.</li> <li>Added simulation instructions in Chapter 6.</li> </ul> | #### **Notice of Disclaimer** The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of the Limited Warranties which can be viewed at <a href="http://www.xilinx.com/warranty.htm">http://www.xilinx.com/warranty.htm</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in Critical Applications: http://www.xilinx.com/warranty.htm#critapps. © Copyright 2012 - 2013 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. PCI, PCIe and PCI Express are trademarks of PCI-SIG and used under license. All other trademarks are the property of their respective owners.